|                                                                                                                                         |         |         |                                              |         |                                                                                  |       |        | F     | REVISI                                                                             | ONS                             |       |        |    |                 |      |          |      |        |    |    |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------|---------|----------------------------------------------|---------|----------------------------------------------------------------------------------|-------|--------|-------|------------------------------------------------------------------------------------|---------------------------------|-------|--------|----|-----------------|------|----------|------|--------|----|----|
| LTR                                                                                                                                     |         |         |                                              |         | [                                                                                | DESCF | RIPTIO |       |                                                                                    |                                 |       |        | DA | DATE (YR-MO-DA) |      | APPROVED |      |        |    |    |
| А                                                                                                                                       | Char    | nges in | accor                                        | rdance  | with I                                                                           | NOR 5 | 5962-R | 010-9 | 7.                                                                                 |                                 |       |        |    | 96-1            | 0-04 |          | Ray  | Monn   | in |    |
| В                                                                                                                                       |         |         |                                              | e to me |                                                                                  |       |        |       |                                                                                    | nuirem                          | ents. | - ala. |    |                 | 3-24 |          |      | rles S |    |    |
|                                                                                                                                         |         |         |                                              |         |                                                                                  |       |        |       |                                                                                    |                                 |       |        |    |                 |      |          |      |        |    |    |
| REV<br>SHEET<br>REV                                                                                                                     | В       | В       | В                                            | В       | В                                                                                | В     | В      | В     | В                                                                                  | В                               | В     |        |    |                 |      |          |      |        |    |    |
| SHEET                                                                                                                                   | 15      | 16      | 17                                           | 18      | 19                                                                               | 20    | 21     | 22    | 23                                                                                 | 24                              | 25    |        |    |                 |      |          |      |        |    |    |
| REV STATU                                                                                                                               |         | 1       | 1                                            | REV     |                                                                                  | 1     | В      | В     | В                                                                                  | В                               | В     | В      | В  | В               | В    | В        | В    | В      | В  | В  |
| OF SHEETS                                                                                                                               |         |         |                                              | SHE     | ET                                                                               |       | 1      | 2     | 3                                                                                  | 4                               | 5     | 6      | 7  | 8               | 9    | 10       | 11   | 12     | 13 | 14 |
| STANDARD MICROCIRCUIT DRAWING  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE  AMSC N/A |         |         | STANDARD CROCIRCUIT CHECKED BY  Jeff Bowling |         |                                                                                  |       |        |       | DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 http://www.landandmaritime.dla.mil |                                 |       |        |    |                 |      |          |      |        |    |    |
|                                                                                                                                         |         |         | Ē                                            | N       | MICROCIRCUIT, MEMORY, DIGIO CMOS 4200 GATE PROGRAMMA LOGIC ARRAY, MONOLITHIC SIL |       |        |       |                                                                                    | ABLE                            |       |        |    |                 |      |          |      |        |    |    |
|                                                                                                                                         |         |         |                                              |         |                                                                                  |       |        |       |                                                                                    | SIZE CAGE CODE 67268 5962-95610 |       |        |    |                 |      |          |      |        |    |    |
| А                                                                                                                                       | MSC N/A | Λ.      |                                              | REV     | ISION I                                                                          |       | В      |       |                                                                                    |                                 | A     |        |    |                 |      | 5        | 962- | 956    | 10 |    |

### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function             | Toggle Speed |
|-------------|----------------|------------------------------|--------------|
| 01          | 3142A-05       | 4200 gate programmable array | 4.1 ns       |
| 02          | 3142A-04       | 4200 gate programmable array | 3.3 ns       |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

M

Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A

Q or V Certification and qualification to MIL-PRF-38535

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style          |
|----------------|------------------------|------------------|------------------------|
| X              | CMGA15-84              | 84 <u>1</u> /    | Pin grid array package |
| Υ              | See figure 1           | 100              | Quad flat package      |
| Z              | See figure 1           | 100              | Quad flat package      |
| U              | CMGA6-132              | 132 <u>2</u> /   | Pin grid array package |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 2    |

<sup>1/</sup> 84 = actual number of pins used, not maximum listed in MIL-STD-1835.

<sup>2/ 132 =</sup> actual number of pins used, not maximum listed in MIL-STD-1835.

### 1.3 Absolute maximum ratings. 3/

Lead temperature (soldering, 10 seconds) ......+260°C

Thermal resistance, junction-to-case ( $\theta_{JC}$ ):

#### 1.4 Recommended operating conditions. 6/

Case operating temperature Range(T<sub>C</sub>).....--55°C to +125°C

Supply voltage relative to ground(V<sub>CC</sub>).....+4.5 V dc minimum to +5.5 V dc maximum

Ground voltage (GND) ...... 0 V dc

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### **DEPARTMENT OF DEFENSE STANDARDS**

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://quicksearch.dla.mil">http://quicksearch.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the documents cited in the solicitation.

#### JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC)

JESD 78 - IC Latch-Up Test.

(Copies of these documents are available online at <a href="http://www.jedec.org">http://www.jedec.org</a> or from JEDEC – Solid State Technology Association, 3103 North 10th Street, Suite 240–S, Arlington, VA 22201-2107.)

(Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.)

- 3/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- 4/ When a thermal resistance for this case is specified in MIL-STD-1835 that value shall supersede the value indicated herein.
- 5/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883.
- 6/ All voltage values in this drawing are with respect to V<sub>SS</sub>.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                | 5962-95610 |
|----------------------------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS. OHIO 43218-3990 |                  | REVISION LEVEL | SHEET<br>3 |

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein and figure 1.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2.
  - 3.2.3 Logic block diagram. The logic block diagram shall be as specified on figure 3.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DLA Land and Maritime-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A).
  - 3.11 Operational notes. Additional information shall be provided by the device manufacturer (see 6.7 herein).

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 4    |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class M, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroups 7, 8A, and 8B tests shall consist of verifying the functionality of the device.
    - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JESD 78 may be used for reference.
    - e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 5    |

# TABLE I. <u>Electrical performance characteristics</u>.

| Test                                   | Symbol           | Conditions $4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$                                      | Group A<br>Subgroups | Device<br>type | Lim                 | nits                | Unit |
|----------------------------------------|------------------|-------------------------------------------------------------------------------------------------------|----------------------|----------------|---------------------|---------------------|------|
|                                        |                  | $-55^{\circ}$ C $\leq$ T <sub>C</sub> $\leq$ +125 $^{\circ}$ C unless otherwise specified             | Cusgicups            | 3,50           | Min                 | Max                 |      |
| High Level output voltage              | V <sub>OH</sub>  | $V_{CC} = 4.5 \text{ V}, V_{IL} = 0.8 \text{V}$<br>$I_{OH} = -8.0 \text{ mA}, V_{IH} = 2.0 \text{ V}$ | 1, 2, 3              | All            | 3.7                 |                     | V    |
| Low level output voltage               | V <sub>OL</sub>  | $V_{CC} = 5.5 \text{ V}, I_{OL} = 8.0 \text{V}$<br>$V_{IL} = 0.8 \text{ V}, V_{IH} = 2.0 \text{ V}$   | 1, 2, 3              | All            |                     | 0.4                 | V    |
| Quiescent power supply current         | Icco             | CMOS inputs,<br>V <sub>CC</sub> = V <sub>IN</sub> = 5.5 V                                             | 1, 2, 3              | All            |                     | 8                   | mA   |
| Quiescent power supply current         | Icco             | TTL inputs,<br>V <sub>CC</sub> = V <sub>IN</sub> = 5.5 V                                              | 1, 2, 3              | AII            |                     | 14                  | mA   |
| Input leakage current                  | I <sub>IL</sub>  | $V_{CC} = 5.5 \text{ V}, V_{IN} = 0 \text{ V}$<br>and 5.5 V                                           | 1, 2, 3              | All            | -20                 | 20                  | μА   |
| Horizontal long line, pull-up current  | I <sub>RLL</sub> | $V_{CC} = 5.5 \text{ V}, V_{IN} = 0 \text{ V}$ and 5.5 V                                              | 1, 2, 3              | All            | 0.20                | 4.20                | mA   |
| High level input voltage               | V <sub>IHT</sub> | TTL inputs                                                                                            | 1, 2, 3              | All            | 2.0                 |                     | V    |
| Low level input voltage                | V <sub>ILT</sub> | TTL inputs                                                                                            | 1, 2, 3              | All            |                     | 0.8                 | V    |
| High level input voltage               | V <sub>IHC</sub> | CMOS inputs                                                                                           | 1, 2, 3              | All            | 0.7 V <sub>CC</sub> |                     | V    |
| Low level input voltage                | V <sub>ILC</sub> | CMOS inputs                                                                                           | 1, 2, 3              | All            |                     | 0.2 V <sub>CC</sub> | V    |
| Power down (PWR DWN) voltage 2/        | V <sub>PD</sub>  | PWR DWN = 0.0 V                                                                                       | 1, 2, 3              | All            | 3.5                 |                     | V    |
| Input capacitance except XTL1 AND XTL2 | C <sub>IN</sub>  | See 4.4.1e                                                                                            | 4                    | All            |                     | 16                  | pF   |
| Input capacitance XTL1 and XTL2        | C <sub>IN</sub>  | See 4.4.1e                                                                                            | 4                    | All            |                     | 20                  | pF   |
| Output capacitance                     | C <sub>OUT</sub> | See 4.4.1e                                                                                            | 4                    | All            |                     | 16                  | pF   |
| Functional test                        |                  | See 4.4.1c                                                                                            | 7, 8A, 8B            | All            |                     |                     |      |

See footnotes at end of table.

| STANDARD              |
|-----------------------|
| MICROCIRCUIT DRAWING  |
| DLA LAND AND MARITIME |

COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-95610 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>B | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                                                           | Symbol          | Conditions<br>$4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$ | Group A<br>Subgroups | Device<br>type | Lir | mits   | Unit |
|----------------------------------------------------------------|-----------------|---------------------------------------------------------------------|----------------------|----------------|-----|--------|------|
|                                                                |                 | $-55^{\circ}C \le T_C \le +125^{\circ}C$ unless otherwise specified |                      |                | Min | Max    |      |
| Interconnect + t <sub>PID</sub> +                              | t <sub>B1</sub> |                                                                     | 9, 10, 11            | 01             |     | 669.8  | ns   |
| 144(t <sub>ILO</sub> ) + t <sub>OPF</sub>                      |                 |                                                                     |                      | 02             |     | 553.9  |      |
| t <sub>PID</sub> + 144(t <sub>CKO</sub> ) + t <sub>OPF</sub> + | t <sub>B2</sub> |                                                                     | 9, 10, 11            | 01             |     | 665.9  | ns   |
| interconnect                                                   |                 |                                                                     |                      | 02             |     | 562.6  |      |
| t <sub>PID</sub> + 144t <sub>QLO</sub> +                       | t <sub>B3</sub> |                                                                     | 9, 10, 11            | 01             |     | 1126.7 | ns   |
| t <sub>OPF</sub> + interconnect                                |                 |                                                                     |                      | 02             |     | 951.4  |      |
| t <sub>PID</sub> + 24t <sub>PUS</sub> + t <sub>OPF</sub> +     | t <sub>B4</sub> |                                                                     | 9, 10, 11            | 01             |     | 436    | ns   |
| interconnect                                                   |                 |                                                                     |                      | 02             |     | 380.1  |      |
| t <sub>PID</sub> + 24t <sub>PUF</sub> + t <sub>OPF</sub> +     | t <sub>B5</sub> |                                                                     | 9, 10, 11            | 01             |     | 340    | ns   |
| interconnect                                                   |                 |                                                                     |                      | 02             |     | 308.1  |      |
| t <sub>PID</sub> + 24t <sub>ON1</sub> + t <sub>OPF</sub> +     | t <sub>B6</sub> |                                                                     | 9, 10, 11            | 01             |     | 198.4  | ns   |
| interconnect                                                   |                 |                                                                     |                      | 02             |     | 173.7  |      |
| t <sub>PID</sub> + 24t <sub>ON2</sub> + t <sub>OPF</sub> +     | t <sub>B7</sub> |                                                                     | 9, 10, 11            | 01             |     | 234.4  | ns   |
| interconnect                                                   |                 |                                                                     |                      | 02             |     | 209.7  |      |

See footnotes at end of table

| STANDARD                    |
|-----------------------------|
| <b>MICROCIRCUIT DRAWING</b> |
| DLA LAND AND MARITIME       |

COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                | 5962-95610 |
|------------------|----------------|------------|
|                  | REVISION LEVEL | SHEET      |
|                  | В              | 7          |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                                                         | Symbol            | Conditions $4.5 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}$      | Group A<br>Subgroups | Device<br>type | Lir | nits | Unit |
|--------------------------------------------------------------|-------------------|---------------------------------------------------------------------|----------------------|----------------|-----|------|------|
|                                                              |                   | $-55^{\circ}C \le T_C \le +125^{\circ}C$ unless otherwise specified |                      | ,              | Min | Max  |      |
| Logic input to output                                        | t <sub>ILO</sub>  | See figures 4 and 5                                                 | <u>3</u> /           | 01             |     | 4.1  | ns   |
| (combinational)                                              |                   | as applicable                                                       |                      | 02             |     | 3.3  |      |
| Reset input to output                                        | t <sub>RIO</sub>  |                                                                     | <u>3</u> /           | 01             |     | 4.4  | ns   |
|                                                              |                   |                                                                     |                      | 02             |     | 3.7  |      |
| Reset direct width                                           | t <sub>RPW</sub>  |                                                                     | <u>3</u> /           | 01             | 3.8 |      | ns   |
|                                                              |                   |                                                                     |                      | 02             | 3.2 |      |      |
| Master reset pin to CLB                                      | t <sub>MRQ</sub>  |                                                                     | <u>3</u> /           | 01             |     | 17   | ns   |
| output (X, Y)                                                |                   |                                                                     |                      | 02             |     | 14   |      |
| K clock input to CLB                                         | t <sub>CKO</sub>  |                                                                     | <u>3</u> /           | 01             |     | 3.1  | ns   |
| output                                                       |                   |                                                                     |                      | 02             |     | 2.5  |      |
| Clock K to the outputs X or Y                                | t <sub>QLO</sub>  |                                                                     | <u>3</u> /           | 01             |     | 6.3  | ns   |
| when Q is return through function generators to drive X or Y |                   |                                                                     |                      | 02             |     | 5.2  |      |
| K clock logic-input setup                                    | t <sub>ICK</sub>  |                                                                     | <u>3</u> /           | 01             | 3.1 |      | ns   |
|                                                              |                   |                                                                     |                      | 02             | 2.5 |      |      |
| K clock logic-input hold                                     | t <sub>CKI</sub>  |                                                                     | <u>3</u> /           | All            | 0   |      | ns   |
| Logic input setup to K clock                                 | t <sub>DICK</sub> |                                                                     | <u>3</u> /           | 01             | 2.0 |      | ns   |
|                                                              |                   |                                                                     |                      | 02             | 1.6 |      |      |
| Logic input hold from K clock                                | t <sub>CKDI</sub> |                                                                     | <u>3</u> /           | 01             | 1.2 |      | ns   |
|                                                              |                   |                                                                     |                      | 02             | 1.0 |      |      |
| Logic input setup to                                         | t <sub>ECCK</sub> |                                                                     | <u>3</u> /           | 01             | 3.8 |      | ns   |
| enable clock                                                 |                   |                                                                     |                      | 02             | 3.2 |      |      |
| Logic input hold to enable clock                             | t <sub>CKEC</sub> |                                                                     | <u>3</u> /           | All            | 1.0 |      | ns   |
| Pad (package pin) to input                                   | t <sub>PID</sub>  |                                                                     | <u>3</u> /           | 01             |     | 1.5  | ns   |
| direct t <sub>CCKIN</sub> , t <sub>BCCKIN</sub>              |                   |                                                                     |                      | 02             |     | 1.3  |      |
| I/O clock to I/O RI                                          | t <sub>IKRI</sub> |                                                                     | <u>3</u> /           | 01             |     | 2.8  | ns   |
| input (FF)                                                   |                   |                                                                     |                      | 02             |     | 2.5  |      |
| I/O clock to pad-input                                       | t <sub>PICK</sub> |                                                                     | <u>3</u> /           | 01             | 15  |      | ns   |
| setup                                                        |                   |                                                                     |                      | 02             | 14  |      |      |
| I/O clock to pad-input hold                                  | t <sub>IKPI</sub> |                                                                     | <u>3</u> /           | All            | 0   |      | ns   |
|                                                              |                   |                                                                     |                      |                |     |      |      |

See footnotes at end of table

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 8    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                                  | Symbol             | Conditions $4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$ | Group A<br>Subgroups | Device<br>type | Lir | nits | Unit |
|---------------------------------------|--------------------|-----------------------------------------------------------------------|----------------------|----------------|-----|------|------|
|                                       |                    | $-55^{\circ}C \le T_C \le +125^{\circ}C$ unless otherwise specified   | <b>.</b>             |                | Min | Max  |      |
| I/O propagation delay clock           | t <sub>OKPOF</sub> | See figures 4 and 5                                                   | <u>3</u> /           | 01             |     | 5.5  | ns   |
| (OK) to pad (fast)                    |                    | as applicable                                                         |                      | 02             |     | 5    |      |
| I/O clock to pad-output setup         | took               |                                                                       | <u>3</u> /           | 01             | 6.2 |      | ns   |
|                                       |                    |                                                                       |                      | 02             | 5.6 |      |      |
| I/O clock to pad-output hold          | toko               |                                                                       | <u>3</u> /           | All            | 0   |      | ns   |
| Output (enabled fast) to pad          | t <sub>OPF</sub>   |                                                                       | <u>3</u> /           | 01             |     | 4.1  | ns   |
|                                       |                    |                                                                       |                      | 02             |     | 3.7  |      |
| Output (enabled slow) to pad          | tops               |                                                                       | <u>3</u> /           | 01             |     | 13   | ns   |
|                                       |                    |                                                                       |                      | 02             |     | 11   |      |
| Master RESET to input RI              | t <sub>RRI</sub>   |                                                                       | <u>3</u> /           | 01             |     | 20.1 | ns   |
| ·                                     |                    |                                                                       | _                    | 02             |     | 17.1 |      |
| Master RESET to output (FF)           | t <sub>RPO</sub>   |                                                                       | <u>3</u> /           | 01             |     | 24   | ns   |
|                                       |                    |                                                                       |                      | 02             |     | 20   |      |
| Bidirectional buffer delay            | t <sub>BIDI</sub>  |                                                                       | <u>3</u> /           | 01             |     | 1.4  | ns   |
|                                       |                    |                                                                       |                      | 02             |     | 1.2  |      |
| TBUF data input to output             | t <sub>IO</sub>    |                                                                       | <u>3</u> /           | 01             |     | 4.1  | ns   |
|                                       |                    |                                                                       |                      | 02             |     | 3.8  |      |
| TBUF three-state to output            | t <sub>ON1</sub>   |                                                                       | <u>3</u> /           | 01             |     | 5.7  | ns   |
| active and valid (single pull-<br>up) |                    |                                                                       |                      | 02             |     | 4.9  |      |
| TBUF three-state to output            | t <sub>ON2</sub>   |                                                                       | <u>3</u> /           | 01             |     | 7.2  | ns   |
| active and valid (double pull-<br>up) |                    |                                                                       |                      | 02             |     | 6.4  |      |
| TBUF three-state to output            | t <sub>PUS</sub>   |                                                                       | <u>3</u> /           | 01             |     | 15.6 | ns   |
| inactive (single pull-up)             |                    |                                                                       |                      | 02             |     | 13.5 |      |
| TBUF three-state to output            | t <sub>PUF</sub>   |                                                                       | <u>3</u> /           | 01             |     | 11.6 | ns   |
| inactive (pair of pull-ups)           |                    |                                                                       |                      | 02             |     | 10.5 |      |

1/ Tested initially and after any design or process change that may affect this parameter and guaranteed to the limits specified in table I with the following conditions:

Global clock at 16MHz for device 01, and 25 MHz for devices 02.

20 outputs at 5 MHz

50 outputs at 1 MHz

Alternate clock at 10 MHz

100 configurable logic blocks (CLB) at 5 MHz

150 CLBs at 1 MHz

20 horizontal long lines at 5 MHz

30 vertical long lines at 1 MHz

50 inputs at 5 MHz

10 inputs at 10 MHz

- 2/ PWRDWN transitions must occur during operational V<sub>CC</sub> levels.
- 3/ Parameter is not directly tested. Devices are first 100 percent functionally tested. Benchmark patterns (t<sub>B1-7</sub>) are then used to determine the compliance of this parameter. Characterization data is taken initially and after any design or process change which may affect this parameter.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 9    |



#### NOTES:

- 1. Top side mark location, product mark is located on the lid side of package; i.e., lid side facing up. When mounted in this position, the pin out is clockwise.
- 2. Dimensions are in inches.
- 3. The US government preferred system of measurement is the metric SI system. However, this item was originally designed using inch-pound units of measurement. In the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence.
- 4. Pin 1 identifier location. Pin 1 is the middle pin on the side with center justified identifier mark. Identifier mark may be a notch, dot, or triangle.
- 5. The leads of this package style shall be protected from mechanical distortion and damage such that dimensions pertaining to relative lead/body "true positions" and lead "coplanarity" are always maintained until the next higher level package attachment process is complete. Package lead protection mechanisms (tie bars) are shown on the drawing for reference only. When microcircuit devices contained in this package style are shipped for use in Government equipment, or shipped directly to the Government as spare parts or mechanical qualification samples, lead "true position" and "coplanarity" protection shall be in place.

FIGURE 1. Case outline.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95610 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 10         |

### Case Y - continued.



| Inches | Mm   | Inches | mm    |
|--------|------|--------|-------|
| .002   | 0.05 | .025   | 0.64  |
| .006   | 0.15 | .028   | 0.71  |
| .008   | 0.20 | .030   | 0.76  |
| .009   | 0.23 | .090   | 2.29  |
| .010   | 0.25 | .120   | 3.05  |
| .020   | 0.51 | .600   | 15.24 |
| .022   | 0.56 | .750   | 19.05 |
|        |      | 2.550  | 64.77 |

FIGURE 1. Case outline - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95610 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 11         |

#### 0 0 0 $\odot$ 1.290 .025 .600 SQ ±.080 96 PLCS (LEAD PITCH) 4 PLCS TOP 2.550 .008 ±.002 100 PLCS ±.030 2 PLCS .020 X 45\* Θ 0 4 PLCS 0 0 TOP MARK SEE NOTE 1 -.041 ±.007 -120 MAX AT .028 MAX CERAMIC EDGE

Case Z

#### NOTES:

1. Top side mark location, product mark is located on the lid side of package; i.e., lid side facing up. When mounted in this position, the pin out is clockwise.

Lo90 ± .009

.022 MAX

(CERAMIC EDGE) 100 PLCS

2. Dimensions are in inches.

.006

 $\pm .002$ 

- 3. The US government preferred system of measurement is the metric SI system. However, this item was originally designed using inch-pound units of measurement. In the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence.
- 4. Pin 1 identifier location. Pin 1 is the middle pin on the side with center justified identifier mark. Identifier mark may be a notch, dot, or triangle.
- 5. The leads of this package style shall be protected from mechanical distortion and damage such that dimensions pertaining to relative lead/body "true positions" and lead "coplanarity" are always maintained until the next higher level package attachment process is complete. Package lead protection mechanisms (tie bars) are shown on the drawing for reference only. When microcircuit devices contained in this package style are shipped for use in Government equipment, or shipped directly to the Government as spare parts or mechanical qualification samples, lead "true position" and "coplanarity" protection shall be in place.

FIGURE 1. Case outline - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 12   |

# 0 0 0 0 0 .043 REF (.0175 DEEP REF) (4 PLCS) 1.500 ±.080 4 PLCS BOTTOM VIEW .750 ±.010 SQ PIN NO 1 INDEX MARK 13 88 0 0 Φ 0 Φ, CERAMIC TIE-BAR

Case Z – continued.

| Inches | Mm   | Inches | mm    |
|--------|------|--------|-------|
| .002   | 0.05 | .025   | 0.64  |
| .006   | 0.15 | .028   | 0.71  |
| .008   | 0.20 | .030   | 0.76  |
| .009   | 0.23 | .090   | 2.29  |
| .010   | 0.25 | .120   | 3.05  |
| .020   | 0.51 | .600   | 15.24 |
| .022   | 0.56 | .750   | 19.05 |
|        |      | 2.550  | 64.77 |

(4 PLCS)
2.300 2 PLCS

FIGURE 1. Case outline - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95610 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 13         |

### Case outline X

| Device<br>type                                                                                                                                                                                     | All                                                                                                                                                                                                               | Device<br>type                                                                             | All                                                                                                                                                    | Device<br>type                                                                                                           | All                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Terminal number                                                                                                                                                                                    | Terminal<br>symbol                                                                                                                                                                                                | Terminal<br>number                                                                         | Terminal<br>symbol                                                                                                                                     | Terminal<br>number                                                                                                       | Terminal<br>symbol                                                                                                   |
| A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7<br>A8<br>A9<br>A10<br>A11<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>B10<br>B11<br>C1<br>C2<br>C3<br>C5<br>C6<br>C7<br>C10<br>C11<br>D1<br>D2 | A9-I/O A8-I/O A11-I/O I/O A6-I/O A13-I/O A14-I/O I/O A3-I/O A2-I/O CCLK I/O PWRDN A10-I/O I/O A15-I/O A4-I/O I/O CS2-A1-I/O WS-A0-I/O DIN-D0-I/O I/O TCLKIN-I/O INDEX PIN A7-I/O GND A5-I/O DOUT-I/O RCLK-I/O I/O | D10 D11 E1 E2 E3 E9 E10 E11 F1 F2 F3 F10 G1 G3 G9 G10 H1 H2 H10 H11 J1 J5 J6 J7 J10 J11 K1 | WRT-D1-I/O I/O I/O I/O I/O I/O I/O I/O D2-I/O CS1-I/O I/O I/O V <sub>CC</sub> V <sub>CC</sub> D5-I/O D3-I/O M2-I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | K2<br>K3<br>K4<br>K5<br>K6<br>K7<br>K8<br>K9<br>K10<br>K11<br>L2<br>L3<br>L4<br>L5<br>L6<br>L7<br>L8<br>L9<br>L10<br>L11 | M2-I/O HDC-I/O I/O I/O INIT-I/O I/O I/O MASTER RESET D7-I/O MO-RTRIG I/O LDC-I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O |

NC = no connect

# FIGURE 2. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610  |
|----------------------------------------------------|------------------|---------------------|-------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET<br>14 |

### Case outlines Y and Z.

| Device<br>type                                                                                                                                                                                  | All                                                                                                               | Device<br>type                                                                                                                                                                                     | All                                                                                             | Device<br>type                                                                                                                                                                          | All                                                                                                                                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Terminal number                                                                                                                                                                                 | Terminal symbol                                                                                                   | Terminal<br>number                                                                                                                                                                                 | Terminal<br>symbol                                                                              | Terminal number                                                                                                                                                                         | Terminal<br>symbol                                                                                                                                                                        |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34 | GND A13 A6 A12 A7 I/O I/O A11 A8 A10 A9 V <sub>CC</sub> GND PWRDWN TCLKIN-I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | 35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>48<br>49<br>50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67 | I/O I/O M1-RDATA GND M0-TRIG Vcc M2 HDC I/O LDC I/O LDC I/O | 68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>80<br>81<br>82<br>83<br>84<br>85<br>86<br>87<br>88<br>90<br>91<br>92<br>93<br>94<br>95<br>96<br>97<br>98<br>99<br>100 | D6-I/O I/O I/O I/O I/O I/O D5-I/O CSO D4-I/O I/O Vcc D3-I/O CS1 D2-I/O I/O I/O I/O I/O D1-I/O RCLK-RDY/BUSY DIN-DO-I/O DOUT-I/O CCLK Vcc GND WS-A0 CS2-A1 I/O A2 A3 I/O I/O A15 A4 A14 A5 |

NC = no connect

FIGURE 2. <u>Terminal connections</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610  |
|----------------------------------------------------|------------------|---------------------|-------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET<br>15 |

# Case outlines U

| Device<br>type                                                                                                                                     | AII                                                                                                                 | Device<br>type                                                                                                                       | All                                                                                                                    | Device<br>type                                                                                                                                       | All                |
|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Terminal number                                                                                                                                    | Terminal<br>symbol                                                                                                  | Terminal number                                                                                                                      | Terminal symbol                                                                                                        | Terminal<br>number                                                                                                                                   | Terminal<br>symbol |
| A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 B1 B2 B3 B4 B5 B6 B7 B8 B9 B10 B11 B12 B13 B14 C1 C2 C3 C4 C5 C6 C7 C8 C9 C10 C11 C12 C13 C14 D1 D2 | PWRDWN NC NC I/O I/O I/O I/O I/O I/O I/O I/O NC NC NC NC NC NC NC NO-RT A10-I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | D3 D12 D13 D14 E1 E2 E3 E12 E13 E14 F1 F2 F3 F12 F13 F14 G1 G2 G3 G12 G13 G14 H1 H2 H13 H14 J1 J2 J13 J14 K1 K2 K13 K14 L1 L2 L3 L12 | Vcc Vcc I/O LDC-I/O A7-I/O I/O I/O I/O I/O I/O INIT-I/O A13-I/O A5-I/O GND GND I/O | L13 L14 M1 M2 M3 M4 M5 M6 M7 M8 M9 M10 M11 M12 M13 M14 N1 N2 N3 N4 N5 N6 N7 N8 N9 N10 N11 N12 N13 N14 P1 P2 P3 P4 P5 P6 P7 P8 P9 P10 P11 P12 P13 P14 | VO                 |

FIGURE 2. <u>Terminal connections</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610  |
|----------------------------------------------------|------------------|---------------------|-------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET<br>16 |

### CONFIGURABLE LOGIC BLOCK (CLB)

### CONFIGURABLE LOGIC BLOCK (CLB) dί DATA IN MUX D Q 1 DIN RD QX G QX LOGIC VARIBLES CLB OUTPUTS COMBINATORIAL FUNCTION d G QY 0 Q MUX D ec RD ENABLE CLOCK I (ENABLE) CLOCK rd RESET DIRECT O (INHIBIT) (MASTER RESET PIN)

NOTE: Each configurable logic block includes a combinatorial logic section, two flip-flops, and program memory controlled multiplexer selection of function.

It has: Five logic variable inputs: a, b, c, d, and e.

a direct data input: di an enable clock: ec a clock (invertible): k an asynchronous reset: rd two outputs: x and y

FIGURE 3. Logic block diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95610 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 17         |

#### I/O BLOCK (IOB)

#### I/O BLOCK (IOB)



NOTE: The input/output block includes input and output storage elements and I/O options selected by configuration memory cells. A choice of two clocks is available on each die edge. The polarity of each clock line (not each flip-flop or latch) is programmable. A clock line that triggers the flip-flop on the rising edge is an active low latch enable (latch transparent) signal and vice versa. Passive pull-up can only be enable on inputs, not on outputs. All user inputs are programmed for TTL or CMOS thresholds.

FIGURE 3. Logic block diagram - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95610 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 18         |

GENERAL LOGIC CELL ARRAY (LCA) SWITCHING CHARACTERISTICS



NOTE: All timings except  $t_{TSHZ}$  and  $t_{TSON}$  are measured at 1.5 V levels with 50 pF minimum output load. For input signals, rise and fall times are less than 6.0 ns, with low amplitude = 0.0 V, and high amplitude = 3.0 V.

FIGURE 4. Timing diagrams and switching characteristics.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95610 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 19         |

# CONFIGURABLE LOGIC BLOCK (CLB) SWITCHING CHARACTERISTICS CLB OUTPUT (X,Y) (COMBINATORIAL) t<sub>ILO</sub> CLB INPUT (A,B,C,D,E) <sup>t</sup>ICK tcKI CLB CLOCK $^{ extsf{t}}_{ extsf{CL}}$ <sup>t</sup>CKDI <sup>t</sup>DICK CLB INPUT (DIRECT IN) - <sup>t</sup>CKEC-- <sup>t</sup>ECCK CLB INPUT (ENABLE CLOCK) t<sub>CKO</sub> CLB OUTPUT (FLIP-FLOP) CLB INPUT (RESET DIRECT) <sup>t</sup>RI0 CLB OUTPUT (FLIP-FLOP)

FIGURE 4. Timing diagrams and switching characteristics - Continued.

<sup>t</sup>MRQ

MASTER RESET

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 20   |



NOTE: All timings except  $t_{TSHZ}$  and  $t_{TSON}$  are measured at 1.5 V with 50 pF minimum load output. For input signals, rise and fall times are  $\leq$  6ns, low amplitude = 0 V and high = 3 V.  $t_{TSHZ}$  is determined when the output shifts 10 percent (of the output voltage swing) from  $V_{OL}$  level or  $V_{OH}$  level. See figure 5, circuit A herein for circuit used.  $t_{TSON}$  is measured at 0.5  $V_{CC}$  level with  $V_{IN}$  = 0.0 for three-state to active high, and  $V_{IN}$  =  $V_{CC}$  for three-state to active low. See figure 5, circuit B herein for circuit used.

FIGURE 4. Timing diagrams and switching characteristics - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 21   |



CIRCUIT A



CIRCUIT B

FIGURE 5. Load circuit.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 22   |

- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - b.  $T_A = +125^{\circ}C$ , minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.

TABLE IIA. Electrical test requirements. 1/ 2/ 3/ 4/ 5/ 6/ 7/

| Line<br>no. | Test requirements                       | Subgroups (in accordance<br>with MIL-STD-883,<br>method 5005, table I) | (in accord                            | roups<br>dance with<br>535, table III) |
|-------------|-----------------------------------------|------------------------------------------------------------------------|---------------------------------------|----------------------------------------|
|             |                                         | Device<br>class M                                                      | Device<br>class Q                     | Device<br>class V                      |
| 1           | Interim electrical parameters (see 4.2) |                                                                        | 1, 7, 9                               | 1, 7, 9                                |
| 2           | Static burn-in (method 1015)            | Required                                                               | Required                              | Required                               |
| 3           | Same as line 1                          |                                                                        |                                       | 1*, 7* Δ                               |
| 4           | Dynamic burn-in<br>(method 1015)        | Not<br>required                                                        | Not required                          | Not required                           |
| 5           | Final electrical parameters             | 1*, 2, 3, 7*,<br>8A, 8B, 9, 10,11                                      | 1*, 2, 3, 7*,<br>8A, 8B, 9, 10, 11    | 1*, 2, 3, 7*,<br>8A, 8B, 9, 10 11      |
| 6           | Group A test requirements               | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11                                  | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11  |
| 7           | Group C end-point electrical parameters | 2, 3, 7,<br>8A, 8B                                                     | 1, 2, 3, 7,<br>8A, 8B Δ               | 1, 2, 3, 7,<br>8A, 8B, 9,<br>10, 11 Δ  |
| 8           | Group D end-point electrical parameters | 2, 3, 8A, 8B                                                           | 2, 3, 8A, 8B                          | 2, 3, 8A, 8B                           |
| 9           | Group E end-point electrical parameters | 1, 7, 9                                                                | 1, 7, 9                               | 1, 7, 9                                |

- 1/ Blank spaces indicate tests are not applicable.
- 2/ Any or all subgroups may be combined when using high-speed testers.
- 3/ Subgroups 7 and 8 functional tests shall verify the truth table.
- $\underline{4}/$  \* indicates PDA applies to subgroup 1 and 7.
- 5/ \*\* see 4.4.1e.
- 6/ \( \Delta \) indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1).
- 7/ See 4.4.1d.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 23   |

#### TABLE IIB. Delta limits at +25°C.

| Parameter <u>1</u> /              | Device types |  |
|-----------------------------------|--------------|--|
|                                   | All          |  |
| I <sub>CCO</sub> standby          | ± 300 μA     |  |
| I <sub>IL</sub> , I <sub>OL</sub> | ± 2 nA       |  |

- 1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta Δ.
- 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
- 4.5 <u>Delta measurements for device class Q and V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 24   |

- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA.
- 6.7 Additional operating data.
  - a. Power on delay is 2<sup>14</sup> cycles from the non-master mode. This provides 11 to 33 ms of wait time.
  - b. Power on delay is 2<sup>16</sup> cycles for the master mode. This provides 43 to 130 ms of wait time.
  - c. Clear is 375 cycles  $\pm 25$  cycles and may take as long as 250 to 750 ms.
  - d. During normal power up,  $V_{CC}$  must rise from 2.0 V to  $V_{CC}$  minimum in less than 10 ms. If this does not occur, configuration must be delayed by using RESET.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95610 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 25   |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 14-03-24

Approved sources of supply for SMD 5962-95610 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.landandmaritime.dla.mil/Programs/Smcr/">http://www.landandmaritime.dla.mil/Programs/Smcr/</a>.

| Standard             | Vendor     | Vendor          |
|----------------------|------------|-----------------|
| microcircuit drawing | CAGE       | similar         |
| PIN <u>1</u> /       | number     | PIN <u>2</u> /  |
| 5962-9561001MXC      | <u>3</u> / | XC3142A-5PG84B  |
| 5962-9561001MUC      | <u>3</u> / | XC3142A-5PG132B |
| 5962-9561001MYC      | <u>3</u> / | XC3142A-5CB100B |
| 5962-9561001MZC      | <u>3</u> / | XC3142A-5CB100B |
| 5962-9561002MXC      | <u>3</u> / | XC3142A-4PG84B  |
| 5962-9561002MUC      | <u>3</u> / | XC3142A-4PG132B |
| 5962-9561002MYC      | <u>3</u> / | XC3142A-4CB100B |
| 5962-9561002MZC      | <u>3</u> / | XC3142A-4CB100B |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply. The last known supplier is listed below.

Vendor CAGE number 68994

Vendor name and address

Xilinx, Incorporated 2100 Logic Drive San Jose, CA 95124

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.