# XC3000 Logic Cell<sup>™</sup>Array Family # **Product Specification** ### **FEATURES** - High Performance—70-, 100- and 125-MHz Toggle Rates - Second Generation Field-Programmable Gate Array - I/O functions - · Digital logic functions - Interconnections - · Flexible array architecture - Compatible arrays, 2000 to 9000 gate logic complexity - · Extensive register and I/O capabilities - · High fan-out signal distribution - · Internal 3-state bus capabilities - · TTL or CMOS input thresholds - · On-chip oscillator amplifier - · Standard product availability - · Low-power, CMOS, static-memory technology - Performance equivalent to TTL SSI/MSI - · 100% factory pre-tested - Selectable configuration modes - Complete XACT™ development system - · Schematic Capture - · Automatic Place/Route - · Logic and Timing Simulation - Design Editor - · Library and User Macros - · Timing Calculator - XACTOR In-Circuit Verifier - · Standard PROM File Interface ### DESCRIPTION The CMOS XC3000 Logic Cell<sup>TM</sup> Array (LCA<sup>TM</sup>) family provides a group of high-performance, high-density, digital integrated circuits. Their regular, extendable, flexible, user-programmable array architecture is composed of a configuration program store plus three types of configurable elements: a perimeter of IOBs, a core array of CLBs and resources for interconnection. The general structure of an LCA device is shown in Figure 1 on the next page. The XACT development system provides schematic capture and auto place-and-route for design entry. Logic and timing simulation, and in-circuit emulation are available as design verification alternatives. The design editor is used for interactive design optimization, and to compile the data pattern that represents the configuration program. The LCA user logic functions and interconnections are determined by the configuration program data stored in internal static memory cells. The program can be loaded in any of several modes to accommodate various system requirements. The program data resides externally in an EEPROM, EPROM or ROM on the application circuit board, or on a floppy disk or hard disk. On-chip initialization logic provides for optional automatic loading of program data at power-up. Xilinx's companion XC1736 Serial Configuration PROM provides a very simple serial configuration program storage in a one-time programmable 8-pin DIP. | Basic<br>Array | Logic<br>Capacity<br>( gates) | Config-<br>urable<br>Logic<br>Blocks | Max<br>User<br>I/Os | No.<br>of<br>Pads | Program<br>Data<br>(bits) | |----------------|-------------------------------|--------------------------------------|---------------------|-------------------|---------------------------| | XC3020 | 2000 | 64 | 64 | 74 | 14,779 | | XC3030 | 3000 | 100 | 80 | 98 | 22,176 | | XC3042 | 4200 | 144 | 96 | 118 | 30,784 | | XC3064 | 6400 | 224 | 120 | 140 | 46,064 | | XC3090 | 9000 | 320 | 144 | 166 | 64,160 | The XC3000 Logic Cell Arrays are an enhanced family of Field Programmable Gate Arrays that provide a variety of logic capacities, package styles, temperature ranges and speed grades. ### **ARCHITECTURE** The perimeter of configurable I/O Blocks (IOBs) provides a programmable interface between the internal logic array and the device package pins. The array of Configurable Logic Blocks (CLBs) performs user-specified logic functions. The interconnect resources are programmed to form networks, carrying logic signals among blocks, analogous to printed circuit board traces connecting MSI/SSI packages. The blocks' logic functions are implemented by programmed look-up tables. Functional options are implemented by program-controlled multiplexers. Interconnecting networks between blocks are implemented with metal segments joined by program-controlled pass tran- sistors. These LCA functions are established by a configuration program which is loaded into an internal, distributed array of configuration memory cells. The configuration program is loaded into the LCA device at power-up and may be reloaded on command. The Logic Cell Array includes logic and control signals to implement automatic or passive configuration. Program data may be either bit serial or byte parallel. The XACT development system generates the configuration program bitstream used to configure the Logic Cell Array. The memory loading process is independent of the user logic functions. # **Configuration Memory** The static memory cell used for the configuration memory in the Logic Cell Array has been designed specifically for high reliability and noise immunity. Integrity of the LCA configuration memory based on this design is assured even under adverse conditions. Compared with other programming alternatives, static memory provides the best combination of high density, high performance, high reliability and comprehensive testability. As shown in Figure 2, the basic memory cell consists of two CMOS inverters plus a pass transistor used for writing and reading cell data. The cell is only written during configuration and only read during readback. During normal operation, the cell provides continuous control and the pass transistor is "off" and does not affect cell stability. This is quite different from the operation of conventional memory devices, in which the cells are frequently read and re-written. The memory cell outputs Q and $\overline{Q}$ use ground and Vcc levels and provide continuous, direct control. The additional capacitive load together with the absence of address decoding and sense amplifiers provide high stability to the cell. Due to the structure of the configuration memory Figure 2. Static Configuration Memory Cell. It is loaded with one bit of configuration program and controls one program selection in the Logic Cell Array. Figure 1. Logic Cell Array Structure. It consists of a perimeter of programmable I/O blocks, a core of configurable logic blocks and their interconnect resources. These are all controlled by the distributed array of configuration program memory cells. cells, they are not affected by extreme power-supply excursions or very high levels of alpha particle radiation. In reliability testing, no soft errors have been observed even in the presence of very high doses of alpha radiation. The method of loading the configuration data is selectable. Two methods use serial data, while three use byte-wide data. The internal configuration logic utilizes framing information, embedded in the program data by the XACT development system, to direct memory-cell loading. The serial-data framing and length-count preamble provide programming compatibility for mixes of various LCAs in a synchronous, serial, daisy-chain fashion. ### I/O Block Each user-configurable IOB shown in Figure 3, provides an interface between the external package pin of the device and the internal user logic. Each IOB includes both registered and direct input paths. Each IOB provides a programmable 3-state output buffer, which may be driven by a registered or direct output signal. Configuration options allow each IOB an inversion, a controlled slew rate and a high impedance pull-up. Each input circuit also provides input clamping diodes to provide electro-static protection, and circuits to inhibit latch-up produced by input currents. Figure 3. Input/Output Block. Each IOB includes input and output storage elements and I/O options selected by configuration memory cells. A choice of two clocks is available on each die edge. The polarity of each clock line (not each flip-flop or latch) is programmable. A clock line that triggers the flip-flop on the rising edge is an active Low Latch Enable (Latch transparent) signal and vice versa. Passive pull-up can only be enabled on inputs, not on outputs. All user inputs are programmed for TTL or CMOS thresholds. The input buffer portion of each IOB provides threshold detection to translate external signals applied to the package pin to internal logic levels. The global input-buffer threshold of the IOBs can be programmed to be compatible with either TTL or CMOS levels. The buffered input signal drives the data input of a storage element. which may be configured as either a flip-flop or a latch. The clocking polarity (rising/falling edge-triggered flip-flop, High/Low transparent latch) is programmable for each of the two clock lines on each of the four die edges. Note that a clock line driving a rising edge-triggered flip-flop makes any latch driven by the same line on the same edge Lowlevel transparent and vice versa (falling edge, High transparent). All Xilinx primitives in the supported schematic-entry packages, however, are positive edgetriggered flip-flops or High transparent latches. When one clock line must drive flip-flops as well as latches, it is necessary to compensate for the difference in clocking polarities with an additional inverter either in the flip-flop clock input or the latch-enable input. I/O storage elements are reset during configuration or by the active-Low chip RESET input. Both direct input [from IOB pin .i] and registered input [from IOB pin .q] signals are available for interconnect. For reliable operation, inputs should have transition times of less than 100 ns and should not be left floating. Floating CMOS input-pin circuits might be at threshold and produce oscillations. This can produce additional power dissipation and system noise. A typical hysteresis of about 300 mV reduces sensitivity to input noise. Each user IOB includes a programmable high-impedance pull-up resistor, which may be selected by the program to provide a constant High for otherwise undriven package pins. Although the Logic Cell Array provides circuitry to provide input protection for electrostatic discharge, normal CMOS handling precautions should be observed. Flip-flop loop delays for the IOB and logic-block flip-flops are about 3 ns. This short delay provides good performance under asynchronous clock and data conditions. Short loop delays minimize the probability of a metastable condition that can result from assertion of the clock during data transitions. Because of the short-loop-delay characteristic in the Logic Cell Array, the IOB flip-flops can be used to synchronize external signals applied to the device. Once synchronized in the IOB, the signals can be used internally without turther consideration of their clock relative timing, except as it applies to the internal logic and routing-path delays. IOB output buffers provide CMOS-compatible 4-mA source-or-sink drive for high fan-out CMOS or TTL-compatible signal levels. The network driving IOB pin .o becomes the registered or direct data source for the output buffer. The 3-state control signal [IOB pin .f] can control output activity. An open-drain-type output may be obtained by using the same signal for driving the output and 3-state signal nets so that the buffer output is enabled only for a Low. Configuration program bits for each IOB control features such as optional output register, logical signal inversion, and 3-state and slew-rate control of the output. The program-controlled memory cells of Figure 3 control the following options: - Logic Inversion of the output is controlled by one configuration program bit per IOB. - Logic 3-state control of each IOB output buffer is determined by the states of configuration program bits which turn the buffer on, or off, or select the output buffer 3-state control interconnection [IOB pin .t]. When this IOB output control signal is High, a logic one, the buffer is disabled and the package pin is high impedance. When this IOB output control signal is Low, a logic zero, the buffer is enabled and the package pin is active. Inversion of the buffer 3-state control logic sense (output enable) is controlled by an additional configuration program bit. - Direct or registered output is selectable for each IOB. The register uses a positive-edge, clocked flip-flop. The clock source may be supplied [IOB pin .ok] by either of two metal lines available along each die edge. Each of these lines is driven by an invertible buffer. - Increased output transition speed can be selected to improve critical timing. Slower transitions reduce capacitive-load peak currents of non-critical outputs and minimize system noise. - A high-impedance pull-up resistor may be used to prevent unused inputs from floating. # Summary of I/O Options - Inputs - Direct - Flip-flop/latch - CMOS/TTL threshold (chip inputs) - · Pull-up resistor/open circuit - Outputs - · Direct/registered - Inverted/not - · 3-state/on/off - · Full speed/slew limited - 3-state/output enable (inverse) # Configurable Logic Block The array of Configurable Logic Blocks (CLBs) provides the functional elements from which the user's logic is constructed. The logic blocks are arranged in a matrix within the perimeter of IOBs. The XC3020 has 64 such blocks arranged in 8 rows and 8 columns. The XACT development system is used to compile the configuration data which are to be loaded into the internal configuration memory to define the operation and interconnection of each block. User definition of configurable logic blocks and their interconnecting networks may be done by automatic translation from a schematic capture logic diagram or optionally by installing library or user macros. Each configurable logic block has a combinatorial logic section, two flip-flops, and an internal control section. See Figure 4. There are: five logic inputs [.a, .b, .c, .d and .e]; a common clock input [.k]; an asynchronous direct reset input [.rd]; and an enable clock [.ec]. All may be driven from the interconnect resources adjacent to the blocks. Each CLB also has two outputs [.x and .y] which may drive interconnect networks Data input for either flip-flop within a CLB is supplied from the function F or G outputs of the combinatorial logic, or the block input, data-in [.di]. Both flip-flops in each CLB share the asynchronous reset [.rd] which, when enabled and High, is dominant over clocked inputs. All flip-flops are Figure 4. Configurable Logic Block. Each CLB includes a combinatorial logic section, two flip-flops and a program memory controlled multiplexer selection of function. It has: five logic variable inputs .a, .b, .c, .d and .e. a direct data in .di an enable clock .ec a clock (invertible) .k an asynchronous reset .rd two outputs .x and .y Figure 5 5a. Combinatorial Logic Option FG generates two functions of four variables each. One variable, A, must be common to both functions. The second and third variable can be any choice of of B, C, Qx and Qy. The fourth variable can be any choice of D or E. - 5b. Combinatorial Logic Option F generates any function of five variables: A, D, E and and two choices out of B, C, Qx, Qy. - 5c. Combinatorial Logic Option FGM allows variable E to select between two functions of four variables: Both have common inputs A and D and any choice out of B, C, Qx and Qy for the remaining two variables. Option 3 can then implement some functions of six or seven variables. **Figure 6. C8BCP Macro.** The C8BCP macro (modulo-8 binary counter with parallel enable and clock enable) uses one combinatorial logic block of each option. reset by the active Low chip input, RESET, or during the configuration process. The flip-flops share the enable clock [.ec] which, when Low, recirculates the flip-flops' present states and inhibits response to the data-in or combinatorial function inputs on a CLB. The user may enable these control inputs and select their sources. The user may also select the clock net input [.k], as well as its active sense within each logic block. This programmable inversion eliminates the need to route both phases of a clock signal throughout the device. Flexible routing allows use of common or individual CLB clocking. The combinatorial-logic portion of the logic block uses a 32 by 1 look-up table to implement Boolean functions. Variables selected from the five logic inputs and two internal block flip-flops are used as table address inputs. The combinatorial propagation delay through the network is independent of the logic function generated and is spike free for single input variable changes. This technique can generate two independent logic functions of up to four variables each as shown in Figure 5a, or a single function of five variables as shown in Figure 5b, or some functions of seven variables as shown in Figure 5c. Figure 6 shows a modulo 8 binary counter with parallel enable. It uses one CLB of each type. The partial functions of six or seven variables are implemented using the input variable [.e] to dynamically select between two functions of four different variables. For the two functions of four variables each, the independent results (F and G) may be used as data inputs to either flip-flop or either logic block output. For the single function of five variables and merged functions of six or seven variables, the F and G outputs are identical. Symmetry of the F and G functions and the flip-flops allows the interchange of CLB outputs to optimize routing efficiencies of the networks interconnecting the logic blocks and IOBs. ### PROGRAMMABLE INTERCONNECT Programmable-interconnection resources in the Logic Cell Array provide routing paths to connect inputs and outputs of the I/O and logic blocks into logic networks. Interconnections between blocks are composed from a two-layer grid of metal segments. Specially designed pass transistors, each controlled by a configuration bit, form programmable interconnect points (PIPs) and switching matrices used to implement the necessary connections between selected metal segments and block pins. Figure 7 is an example of a routed net. The XACT development system provides automatic routing of these interconnections. Interactive routing (Editnet) is also available for design optimization. The inputs of the logic or IOBs are multiplexers which can be programmed to select an input network from the adjacent interconnect segments. As the switch connections to block inputs are unidirectional (as are block outputs) they are usable only for block input connection and not routing. Figure 8 illustrates routing access to logic block input variables, control inputs and block outputs. Three types of metal resources are provided to accommodate various network interconnect requirements: - General Purpose Interconnect - Direct Connection - Long Lines (multiplexed busses and wide AND gates) # **General Purpose Interconnect** General purpose interconnect, as shown in Figure 9, consists of a grid of five horizontal and five vertical metal segments located between the rows and columns of logic and IOBs. Each segment is the "height" or "width" of a logic block. Switching matrices join the ends of these segments and allow programmed interconnections between the metal grid segments of adjoining rows and columns. The switches of an unprogrammed device are all nonconducting. The connections through the switch matrix may be established by the automatic routing or by using Editnet to select the desired pairs of matrix pins to be connected or disconnected. The legitimate switching matrix combinations for each pin are indicated in Figure 10 and may be highlighted by the use of the Show-Matrix command in XACT. Figure 7. An XACT view of routing resources used to form a typical interconnection network from CLB GA. **Figure 8. XACT Development System** Locations of interconnect access, CLB control inputs, logic inputs and outputs. The dot pattern represents the available programmable interconnection points (PIPs). X1198 Some of the interconnect PIPs are directional. This is indicated on the XACT design editor status line: ND is a nondirectional interconnection. D:H->V is a PIP which drives from a horizontal to a vertical line. D:V->H is a PIP which drives from a vertical to a horizontal line. D:C->T is a "T" PIP which drives from a cross of a T to the tail. D:CW is a corner PIP which drives in the clockwise direction. P0 indicates the PIP is non-conducting, P1 is "on." Special buffers within the general interconnect areas provide periodic signal isolation and restoration for improved performance of lengthy nets. The interconnect buffers are available to propagate signals in either direction on a given general interconnect segment. These bidirectional (bidi) buffers are found adjacent to the switching matrices. above and to the right and may be highlighted by the use of the "Show BIDI" command in XACT. The other PIPs adjacent to the matrices are access to or from long lines. The development system automatically defines the buffer direction based on the location of the interconnection network source. The delay calculator of the XACT development system automatically calculates and displays the block, interconnect and buffer delays for any paths selected. Generation of the simulation netlist with a worstcase delay model is provided by an XACT option. ### Direct Interconnect Direct interconnect, shown in Figure 11, provides the most efficient implementation of networks between adjacent logic or I/O Blocks. Signals routed from block to block using the direct interconnect exhibit minimum interconnect propagation and use no general interconnect resources. For each CLB, the .x output may be connected directly to the .b input of the CLB immediately to its right and to the .c input of the CLB to its left. The .y output can use direct interconnect to drive the .d input of the block immediately above and the .a input of the block below. Direct intercon- Figure 10. Switch Matrix Interconnection Options for Each Pin. Switch matrices on the edges are different. Use Show Matrix menu option in XACT Figure 9. LCA General-Purpose Interconnect. Composed of a grid of metal segments which may be interconnected through switch matrices to form networks for CLB and IOB inputs and outputs. Figure 11. CLB .X and .Y Outputs. The .x and .y outputs of each CLB have single contact, direct access to inputs of adjacent CLBs. Figure 12. X3020 Die-Edge IOBs. The X3020 die-edge IOBs are provided with direct access to adjacent CLBs. nect should be used to maximize the speed of highperformance portions of logic. Where logic blocks are adjacent to IOBs, direct connect is provided alternately to the IOB inputs [.i] and outputs [.o] on all four edges of the die. The right edge provides additional direct connects from CLB outputs to adjacent IOBs. Direct interconnections of IOBs with CLBs are shown in Figure 12. # Long Lines The long lines bypass the switch matrices and are intended primarily for signals that must travel a long distance, or must have minimum skew among multiple destinations. Long lines, shown in Figure 13, run vertically and horizontally the height or width of the interconnect area. Each interconnection column has three vertical long lines, and each interconnection row has two horizontal long lines. Two additional long lines are located adjacent to the outer sets of switching matrices. In devices larger than the XC3020, two vertical long lines in each column are connectable half-length lines. On the XC3020, only the outer long lines are connectable half-length lines. Long lines can be driven by a logic block or IOB output on a column-by-column basis. This capability provides a common low skew control or clock line within each column of logic blocks. Interconnections of these long lines are shown in Figure 14. Isolation buffers are provided at each input to a long line and are enabled automatically by the development system when a connection is made. A buffer in the upper left corner of the LCA chip drives a global net which is available to all .k inputs of logic blocks. Using the global buffer for a clock signal provides a skewfree, high fan-out, synchronized clock for use at any or all of the I/O and logic blocks. Configuration bits for the .k input to each logic block can select this global line or another routing resource as the clock source for its flipflops. This net may also be programmed to drive the die edge clock lines for IOB use. An enhanced speed, CMOS threshold, direct access to this buffer is available at the second pad from the top of the left die edge. A buffer in the lower right corner of the array drives a horizontal long line that can drive programmed connections to a vertical long line in each interconnection column. This alternate buffer also has low skew and high fan-out. The network formed by this alternate buffer's long lines can be selected to drive the .k inputs of the logic blocks. CMOS threshold, high speed access to this buffer is available from the third pad from the bottom of the right die edge. # Internal Busses A pair of 3-state buffers, located adjacent to each CLB, permits logic to drive the horizontal long lines. Logic operation of the 3-state buffer controls allows them to implement wide multiplexing functions. Any 3-state buffer input can be selected as drive for the horizontal long-line bus by applying a Low logic level on its 3-state control line. See Figure 15a. The user is required to avoid contention Figure 13. Horizontal and Vertical Long Lines. These long lines provide high fan-out, low-skew signal distribution in each row and column. The global buffer in the upper left die corner drives a common line throughout the LCA. X1243 which can result from multiple drivers with opposing logic levels. Control of the 3-state input by the same signal that drives the buffer input, creates an open-drain wired-AND function. A logic High on both buffer inputs creates a high impedance, which represents no contention. A logic Low enables the buffer to drive the long line Low. See Figure 15b. Pull-up resistors are available at each end of the long line to provide a High output when all connected buffers are non-conducting. This forms fast, wide gating functions. When data drives the inputs, and separate signals drive the 3-state control lines, these buffers form multiplexers (3-state busses). In this case, care must be used Figure 14. Programmable Interconnection of Long Lines. This is provided at the edges of the routing area. Three-state buffers allow the use of horizontal long lines to form on-chip wired-AND and multiplexed buses. The left two non-clock vertical long lines per column (except XC3020) and the outer perimeter long lines may be programmed as connectible half-length lines. Figure 15a. 3-State Buffers Implement a Wired-AND Function. When all the buffer 3-state lines are High, (high impedance), the pull-up resistor(s) provide the High output. The buffer inputs are driven by the control signals or a Low. 1105 04 X1741 Figure 15b. 3-State Buffers Implement a Multiplexer. The selection is accomplished by the buffer 3-state signal. to prevent contention through multiple active buffers of conflicting levels on a common line. Each horizontal long line is also driven by a weak keeper circuit that prevents undefined floating levels by maintaining the previous logic level when the line is not driven by an active buffer or a pull-up resistor. Figure 16 shows 3-state buffers, long lines and pull-up resistors. ### CRYSTAL OSCILLATOR Figure 16 also shows the location of an internal high speed inverting amplifier which may be used to implement an on-chip crystal oscillator. It is associated with the auxiliary buffer in the lower right corner of the die. When the oscillator is configured by MAKEBITS and connected as a signal source, two special user IOBs are also configured to connect the oscillator amplifier with external crystal oscil- lator components as shown in Figure 17. A divide by two option is available to assure symmetry. The oscillator circuit becomes active before configuration is complete in order to allow the oscillator to stabilize. Actual internal connection is delayed until completion of configuration. In Figure 17 the feedback resistor R1, between the output and input, biases the amplifier at threshold. The value should be as large as practical to minimize loading of the crystal. The inversion of the amplifier, together with the R-C networks and an AT-cut series resonant crystal, produce the 360-degree phase shift of the Pierce oscillator. A series resistor R2 may be included to add to the amplifier output impedance when needed for phase-shift control, crystal resistance matching, or to limit the amplifier input swing to control clipping at large amplitudes. Excess feedback voltage may be corrected by the ratio of C2/C1. The amplifier is designed to be used from 1 MHz to one- Figure 16. XACT Development System. An extra large view of possible interconnections in the lower right corner of the XC3020. half the specified CLB toggle frequency. Use at frequencies below 1 MHz may require individual characterization with respect to a series resistance. Crystal oscillators above 20 MHz generally require a crystal which operates in a third overtone mode, where the fundamental frequency must be suppressed by the R-C networks. When the oscillator inverter is not used, these IOBs and their package pins are available for general user I/O. ### **PROGRAMMING** # Initialization Phase An internal power-on-reset circuit is triggered when power is applied. When Vcc reaches the voltage at which portions of the LCA begin to operate (nominally 2.5 to 3 V), the programmable I/O output buffers are disabled and a high-impedance pull-up resistor is provided for the user I/O pins. A time-out delay is initiated to allow the power supply voltage to stabilize. During this time the power-down mode is inhibited. The Initialization state time-out (about 11 to 33 ms) is determined by a 14-bit counter driven by a self-generated internal timer. This nominal 1-MHz timer is subject to variations with process, tempera- ture and power supply. As shown in Table 1, five configuration mode choices are available as determined by the input levels of three mode pins; M0, M1 and M2. In Master configuration modes, the LCA device becomes the source of the Configuration Clock (CCLK). The beginning of configuration of devices using Peripheral or Slave modes must be delayed long enough for their initialization to be completed. An LCA with mode lines selecting a Master configuration mode extends its initialization state using four times the delay (43 to 130 ms) to assure that all daisy-chained slave devices, which it may be driving, will be ready even if the master is very fast, and the slave(s) Table 1 | MO | <b>M</b> 1 | <b>M</b> 2 | Clock | Mode | Data | |----|------------|------------|---------|------------|-----------------------------| | 0 | 0 | 0 | active | Master | Bit Serial | | 0 | 0 | 1 | active | Master | Byte Wide Addr. = 0000 up | | 0 | 1 | 0 | | reserved | _ | | 0 | 1 | 1 | active | Master | Byte Wide Addr. = FFFF down | | 1 | 0 | 0 | _ | reserved | • | | 1 | 0 | 1 | passive | Peripheral | Byte Wide | | 1 | 1 | 0 | _ | reserved | <del>_</del> | | 1 | 1 | 1 | passive | Slave | Bit Serial | | | 44 PIN | 68 PIN | 84 | PIN | 100 | PIN | 132 PIN | 160 PIN | 164 PIN | 175 PIN | |--------------|--------|--------|------|-----|------|------|---------|---------|---------|---------| | | PLCC | PLCC | PLCC | PGA | CQFP | PQFP | PGA | PQFP | CQFP | PGA | | XTAL 1 (OUT) | 30 | 47 | 57 | J11 | 67 | 82 | P13 | 82 | 105 | T14 | | XTAL 2 (IN) | 26 | 43 | 53 | L11 | 61 | 76 | M13 | 76 | 99 | P15 | X1555 Figure 17. Crystal Oscillator Inverter. When activated in the MAKEBITS program and by selecting an output network for its buffer, the crystal oscillator inverter uses two unconfigured package pins and external components to implement an oscillator. An optional divide-by-two mode is available to assure symmetry. very slow. Figure 18 shows the state sequences. At the end of Initialization the LCA enters the Clear state where it clears the configuration memory. The active Low, opendrain initialization signal INIT indicates when the Initialization and Clear states are complete. The LCA tests for the absence of an external active Low RESET before it makes a final sample of the mode lines and enters the Configuration state. An external wired-AND of one or more INIT pins can be used to control configuration by the assertion of the active low RESET of a master mode device or to signal a processor that the LCAs are not yet initialized. If a configuration has begun, a re-assertion of RESET for a minimum of three internal timer cycles will be recognized and the LCA will initiate an abort, returning to the Clear state to clear the partially loaded configuration memory words. The LCA will then re-sample RESET and the mode lines before re-entering the Configuration state. A reprogram is initiated when a configured LCA senses a High to Low transition on the DONE/PROG package pin. The LCA returns to the Clear state where the configuration memory is cleared and mode lines re-sampled, as for an aborted configuration. The complete configuration program is cleared and loaded during each configuration program cycle. Length count control allows a system of multiple Logic Cell Arrays, of assorted sizes, to begin operation in a synchronized fashion. The configuration program generated by the MakePROM program of the XACT development system begins with a preamble of 111111110010 followed by a 24-bit 'length count' representing the total number of configuration clocks needed to complete loading of the configuration program(s). The data framing is shown in Figure 19. All LCAs connected in series read and shift preamble and length count in on positive and out on negative configuration clock edges. An LCA which has received the preamble and length count then presents a High Data Out until it has intercepted the appropriate number of data frames. When the configuration program memory of an LCA is full and the length count does not compare, the LCA shifts any additional data through, as it did for preamble and length count. When the LCA configuration memory is full and the length count compares, the LCA will execute a synchronous start-up sequence and become operational. See Figure 20. Three CCLK cycles after the completion of loading configuration data the user I/O pins are enabled as configured. As selected in MAKEBITS, the internal userlogic reset is released either one clock cycle before or after the I/O pins become active. A similar timing selection is programmable for the DONE/PROG output signal. DONE/PROG may also be programmed to be an open drain or include a pull-up resistor to accommodate wired ANDing. The High During Configuration (HDC) and Low During Configuration (LDC) are two user I/O pins which are driven active when an LCA is in its Initialization, Clear or Configure states. They and DONE/PROG provide signals for control of external logic signals such as reset, bus enable or PROM enable during configuration. For parallel Master configuration modes these signals provide PROM enable control and allow the data pins to be shared with user logic signals. User I/O inputs can be programmed to be either TTL or CMOS compatible thresholds. At power-up, all inputs Figure 18. A State Diagram of the Configuration Process for Power-up and Reprogram. have TTL thresholds and can change to CMOS thresholds at the completion of configuration if the user has selected CMOS thresholds. The threshold of PWRDWN and the direct clock inputs are fixed at a CMOS level. If the crystal oscillator is used, it will begin operation before configuration is complete to allow time for stabilization before it is connected to the internal circuitry. # **Configuration Data** Configuration data to define the function and interconnection within a Logic Cell Array are loaded from an external storage at power-up and on a re-program signal. Several methods of automatic and controlled loading of the required data are available. Logic levels applied to mode | Device | XC3020 | XC3030 | XC3042 | XC3064 | XC3090 | |---------------------------------------------------------|--------------------|------------------|------------------|------------------|------------------| | Gates | 2000 | 3000 | 4200 | 6400 | 9000 | | CLBs<br>Row x Col | 64<br>(8 x 8) | 100<br>(10 x 10) | 144<br>(12 x 12) | 224<br>(16 x 14) | 320<br>(20 x 16) | | IOBs | 64 | 80 | 96 | 120 | 144 | | Flip-flops | 256 | 360 | 480 | 688 | 928 | | Horizontal Long Lines | 16 | 20 | 24 | 32 | 40 | | TBUFs/Horizontal LL | 9 | 11 | 13 | 15 | 17 | | Bits per Frame<br>(including1 start and 3 | 75<br>3 stop bits) | 92 | 108 | 140 | 172 | | Frames | 197 | 241 | 285 | 329 | 373 | | Program Data = Bits x Frames + 4 bits (excludes header) | 14779 | 22176 | 30784 | 46064 | 64160 | | PROM size (bits) =<br>Program Data<br>+ 40-bit Header | 14819 | 22216 | 30824 | 46104 | 64200 | Figure 19. Internal Configuration Data Structure for an LCA. This shows the preamble, length count and data frames which are generated by the XACT Development System. The Length Count produced by the MAKEBIT program = [(40-bit preamble + sum of program data + 1 per daisy chain device) rounded up to multiple of 8] − (2 ≤ K ≤ 4) where K is a function of DONE and RESET timing selected. An additional 8 is added if roundup increment is less than K. K additional clocks are needed to complete start-up after length count is reached. selection pins at the start of configuration time determine the method to be used. See Table 1. The data may be either bit-serial or byte-parallel, depending on the configuration mode. Various Xilinx Field Programmable Gate Arrays have different sizes and numbers of data frames. To maintain compatibility between various device types, the Xilinx 2000 and 3000 product families use compatible configuration formats. For the XC3020, configuration requires 14779 bits for each device, arranged in 197 data frames. An additional 40 bits are used in the header. See Figure 20. The specific data format for each device is produced by the MAKEBITS command of the development system and one or more of these files can then be combined and appended to a length count preamble and be transformed into a PROM format file by the 'MAKE PROM' command of the XACT development system. A compatibility exception precludes the use of a 2000-series device as the master for 3000-series devices if their DONE or RESET are programmed to occur after their outputs become active. The "tie" option of the MAKEBITS program defines output levels of unused blocks of a design and connects these to unused routing resources. This prevents indeterminate levels that might produce parasitic supply currents. If unused blocks are not sufficient to complete the 'tie,' the FLAGNET command of EDITLCA can be used to indicate nets which must not be used to drive the remaining unused routing, as that might affect timing of user nets. NORESTORE will retain the results of TIE for timing analysis with QUERYNET before RESTORE returns the design to the untied condition. TIE can be omitted for quick breadboard iterations where a few additional milliamps of Icc are acceptable. The configuration bitstream begins with High preamble bits, a 4-bit preamble code and a 24-bit length count. When configuration is initiated, a counter in the LCA is set to zero and begins to count the total number of configuration clock cycles applied to the device. As each configuration data frame is supplied to the LCA, it is internally assembled into a data word. As each data word is completely assembled, it is loaded in parallel into one word of the internal configuration memory array. The configuration loading process is complete when the current length count equals the loaded length count and the required configuration program data frames have been written. Internal user flip-flops are held reset during configuration. \* The configuration data consists of a composite 40-bit preamble/length count, followed by one or more concatenated LCA programs, separated by 4-bit postambles. An additional final postamble bit is added for each slave device and the result rounded up to a byte boundary. The length count is two less than the number of resulting bits. Timing of the assertion of DONE and termination of the INTERNAL RESET may each be programmed to occur one cycle before or after the I/O outputs become active. 1105 06B Figure 20. Configuration and Start-up of One or More LCAs. Two user-programmable pins are defined in the unconfigured Logic Cell array. High During Configuration (HDC) and Low During Configuration (LDC) as well as DONE/PROG may be used as external control signals during configuration. In Master mode configurations it is convenient to use LDC as an active-Low EPROM Chip Enable. After the last configuration data bit is loaded and the length count compares, the user I/O pins become active. Options in the MAKEBITS program allow timing choices of one clock earlier or later for the timing of the end of the internal logic reset and the assertion of the DONE signal. The open-drain DONE/PROG output can be AND-tied with multiple LCAs and used as an active-High READY, an active-Low PROM enable or a RESET to other portions of the system. The state diagram of Figure 18 illustrates the configuration process. ### **Master Mode** In Master mode, the LCA device automatically loads configuration data from an external memory device. There are three Master modes that use the internal timing source to supply the configuration clock (CCLK) to time the incoming data. Serial Master mode uses serial configuration data supplied to Data-in (DIN) from a synchronous serial source such as the Xilinx Serial Configuration PROM shown in Figure 21. Parallel Master Low and Master High modes automatically use parallel data sup- Figure 21. Master Serial Mode. The one-time-programmable XC1736A/XC1765 Serial Configuration PROM supports automatic loading of configuration programs up to 36K/64K bits. Multiple devices can be cascaded to support additional LCAs. An early D/P inhibits the PROM data output a CCLK cycle before the LCA I/Os become active. X1549 plied to the D0–D7 pins in response to the 16-bit address generated by the LCA. Figure 22 shows an example of the parallel Master mode connections required. The LCA HEX starting address is 0000 and increments for Master Low mode and it is FFFF and decrements for Master High mode. These two modes provide address compatibility with microprocessors which begin execution from opposite ends of memory. For Master High or Low, data bytes are read in parallel by each Read Clock (RCLK) and internally serialized by the Configuration Clock. As each data byte is read, the least significant bit of the next byte, D0, becomes the next bit in the internal serial configuration word. One Master-mode LCA can be used to interface the configuration program-store and pass additional concatenated configuration data to additional LCAs in a serial daisy-chain fashion. CCLK is provided for the slaved devices and their serialized data is supplied from DOUT to DIN - DOUT to DIN etc. Figure 22. Master Parallel Mode. Configuration data are loaded automatically from an external byte wide PROM. An early D/P inhibits the PROM outputs a CCLK cycle before the LCA I/Os become active. # Peripheral Mode Peripheral mode provides a simplified interface through which the device may be loaded byte-wide, as a processor peripheral. Figure 23 shows the peripheral mode connections. Processor write cycles are decoded from the common assertion of the active low Write Strobe (WS), and two active low and one active high Chip Selects (CSO, CS1, CS2). If all these signals are not available, the unused inputs should be driven to their respective active levels. The Logic Cell Array will accept one byte of configuration data on the D0-D7 inputs for each selected processor Write cycle. Each byte of data is loaded into a buffer register. The LCA generates a configuration clock from the internal timing generator and serializes the parallel input data for internal framing or for succeeding slaves on Data Out (DOUT). A output High on READY/BUSY pin indicates the completion of loading for each byte when the input register is ready for a new byte. As with Master modes, Peripheral mode may also be used as a lead device for a daisy-chain of slave devices. ### Slave Mode Slave mode provides a simple interface for loading the Logic Cell Array configuration as shown in Figure 24. Serial data are supplied in conjunction with a synchronizing input clock. Most Slave mode applications are in daisychain configurations in which the data input are supplied by the previous Logic Cell Array's data out, while the clock is supplied by a lead device in Master or Peripheral mode. Data may also be supplied by a processor or other special circuits. # Daisy-Chain The XACT development system is used to create a composite configuration for selected LCAs including: a pre- Figure 23. Peripheral Mode. Configuration data are loaded using a byte-wide data bus from a microprocessor. amble, a length count for the total bitstream, multiple concatenated data programs and a postamble plus an additional fill bit per device in the serial chain. After loading and passing-on the preamble and length count to a possible daisy-chain, a lead device will load its configuration data frames while providing a High DOUT to possible down-stream devices as shown in Figure 25. Loading continues while the lead device has received its configuration program and the current length count has not reached the full value. The additional data are passed through the lead device and appear on the Data Out (DOUT) pin in serial form. The lead device also generates the Configuration Clock (CCLK) to synchronize the serial output data and data in of down-stream LCAs. Data are read in on DIN of slave devices by the positive edge of CCLK and shifted out the DOUT on the negative edge of CCLK. A parallel Master mode device uses its internal timing generator to produce an internal CCLK of 8 times its EPROM address rate, while a Peripheral mode device produces a burst of 8 CCLKs for each chip select and write-strobe cycle. The internal timing generator continues to operate for general timing and synchronization of inputs in all modes. # SPECIAL CONFIGURATION FUNCTIONS The configuration data include control over several special functions in addition to the normal user logic functions and interconnect: - · Input thresholds - · Readback disable - . DONE pull-up resistor - DONE timing - RESET timing - · Oscillator frequency divided by two Each of these functions is controlled by configuration data bits which are selected as part of the normal XACT development system bitstream generation process. 1105 198 Figure 24. Slave Mode. Bit-serial configuration data are read at rising edge of the CCLK. Data on DOUT are provided on the falling edge of CCLK. # Input Thresholds Prior to the completion of configuration all LCA input thresholds are TTL compatible. Upon completion of configuration the input thresholds become either TTL or CMOS compatible as programmed. The use of the TTL threshold option requires some additional supply current for threshold shifting. The exception is the threshold of the PWRDWN input and direct clocks which always have a CMOS input. Prior to the completion of configuration the user I/O pins each have a high impedance pull-up. The configuration program can be used to enable the IOB pull-up resistors in the Operational mode to act either as an input load or to avoid a floating input on an otherwise unused pin. ### Readback The contents of a Logic Cell Array may be read back if it has been programmed with a bitstream in which the Readback option has been enabled. Readback may be used for verification of configuration and as a method of determining the state of internal logic nodes during debugging with the XACTOR In-Circuit debugger. There are three options in generating the configuration bitstream: - "Never" will inhibit the Readback capability. - "One-time," will inhibit Readback after one Readback has been executed to verify the configuration. - "On-command" will allow unrestricted use of Readback. Figure 25. Master Mode Configuration with Dalsy Chained Slave Mode Devices. All are configured from the common EPROM source. The Slave mode device INIT signals delay the Master device configuration until they are initialized. A well defined termination of SYSTEM RESET is needed when controlling multiple LCAs. Any XC3000 slave driven by an XC2000 master mode device must use "early D/P and early internal RESET". (The XC2000 master will not supply the extra clock required by a "late" programmed XC3000.) Readback is accomplished without the use of any of the user I/O pins; only M0, M1 and CCLK are used. The initiation of Readback is produced by a Low to High transition of the MO/RTRIG (Read Trigger) pin. The CCLK input must then be driven by external logic to read back the configuration data. The first three Low-to-High CCLK transitions clock out dummy data. The subsequent Lowto-High CCLK transitions shift the data frame information out on the M1/RDATA (Read Data) pin. Note that the logic polarity is always inverted, a zero in configuration becomes a one in Readback, and vice versa. Note also that each Readback frame has one Start bit (read back as a one) but, unlike in configuration, each Readback frame has only one Stop bit (read back as a zero). The third leading dummy bit mentioned above can be considered the Start bit of the first frame. All data frames must be read back to complete the process and return the Mode Select and CCLK pins to their normal functions. Readback data includes the current state of each internal logic block storage element, and the state of the .i and .q pins on each IOB. These data are imbedded into unused configuration bit positions during Readback. This state information is used by the XACT development system In-Circuit Verifier to provide visibility into the internal operation of the logic while the system is operating. To readback a uniform time-sample of all storage elements, it may be necessary to inhibit the system clock. # Reprogram The LCA configuration memory can be re-written while the device is operating in the user's system. To initiate a reprogramming cycle, the dual-function pin DONE/PROG must be given a High-to-Low transition. To reduce sensitivity to noise, the input signal is filtered for two cycles of the LCA internal timing generator. When re-program begins, the user-programmable I/O output buffers are disabled and high-impedance pull-ups are provided for the package pins. The device returns to the Clear state and clears the configuration memory before it indicates 'initialized'. Since this Clear operation uses chip-individual internal timing, the master might complete the clear operation and then start configuration before the slave has completed the Clear operation. To avoid this problem, the slave INIT pins are AND-wired and used to force a RESET on the master (see Figure 25). Reprogram control is often implemented using an external open-collector driver which pulls DONE/PROG Low. Once it recognizes a stable request, the Logic Cell Array will hold a Low until the new configuration has been completed. Even if the re-program request is externally held Low beyond the configuration period, the Logic Cell Array will begin operation upon completion of configuration. # **DONE Pull-up** DONE/PROG is an open-drain I/O pin that indicates the LCA is in the operational state. An optional internal pull-up resistor can be enabled by the user of the XACT development system when MAKE BITS is executed. The DONE/PROG pins of multiple LCAs in a daisy-chain may be connected together to indicate all are DONE or to direct them all to re-program. # **DONE Timing** The timing of the DONE status signal can be controlled by a selection in the MAKEBITS program to occur a CCLK cycle before, or after, the timing of outputs being activated. See Figure 20. This facilitates control of external functions such as a PROM enable or holding a system in a wait state. # **RESET Timing** As with DONE timing, the timing of the release of the internal RESET can be controlled by a selection in the MAKEBITS program to occur a CCLK cycle before, or after, the timing of outputs being enabled. See Figure 20. This reset maintains all user programmable flip-flops and latches in a zero state during configuration. ### Crystal Oscillator Division A selection in the MAKEBITS program allows the user to incorporate a dedicated divide-by-two flip-flop in the crystal oscillator function. This provides higher assurance of a symmetrical timing signal. Although the frequency stability of crystal oscillators is high, the symmetry of the waveform can be affected by bias or feedback drive. ### PERFORMANCE ### **Device Performance** The LCA high performance is due in part to the manufacturing process, which is similar to that used for high-speed CMOS static memories. Performance can be measured in terms of minimum propagation times for logic elements. Traditionally, the toggle frequency of a flip-flop has been used to describe the overall performance of a gate array. The configuration for determining the toggle performance of the Logic Cell Array is shown in Figure 26. The flip-flop output Q is fed back through the combinatorial logic as $\overline{\mathbf{Q}}$ to form the toggle flip-flop. Actual LCA performance is determined by the timing of critical paths, including both the fixed timing for the logic and storage elements in that path, and the timing associated with the routing of the network. Internal worst-case timing values are included in the performance data to allow the user to make the best use of the capabilities of the device. The XACT development system timing calculator or XACT generated simulation models should be used to calculate worst case paths by using actual impedance and loading information. Figure 27 shows a variety of elements which are involved in determining system performance. Actual measurement of internal timing is not practical and often only the sum of component timing is relevant as in the case of input to output. The relationship between input and output timing is arbitrary and only the total determines performance. Timing components of internal functions may be determined by measurement of differences at the pins of the package. A synchronous logic function which involves a clock to block-output, and a block-input to clock set-up is capable of higher speed operation than a logic configuration of two synchronous blocks with an extra combinatorial block level between them. System clock rates to 60% of the toggle frequency are practical for logic in which an extra combinatorial level is located between synchronized blocks. This allows implementation of functions of up to 25 variables. The use of the wired-AND is also available for wide, high-speed functions. ### Logic Block Performance Logic block performance is expressed as the propagation time from the interconnect point at the input of the combinatorial logic to the output of the block in the interconnect area. Combinatorial performance is independent of the specific logic function because of the table look-up based implementation. Timing is different when the combinatorial logic is used in conjunction with the storage element. For the combinatorial logic function driving the data input of the storage element, the critical timing is data set-up relative to the clock edge provided to the flip-flop element. The delay from the clock source to the output of the logic block is critical in the timing of signals produced by storage elements. Loading of a logic-block output is limited only by the resulting propagation delay of the larger interconnect network. Speed performance of the logic block is a function of supply voltage and temperature. See Figure 29. ### Interconnect Performance Interconnect performance depends on the routing resource used to implement the signal path. As discussed earlier, direct interconnect from block to block provides a fast path for a signal. The single metal segment used for long lines exhibits low resistance from end to end, but relatively high capacitance. Signals driven through a programmable switch will have the additional impedance of the switch added to their normal drive impedance. General-purpose interconnect performance depends on the number of switches and segments used, the presence of the bidirectional repowering buffers and the overall loading on the signal path at all points along the path. In calculating the worst-case timing for a general interconnect path the timing-calculator portion of the XACT development system accounts for all of these elements. As an approximation, interconnect timing is proportional to the summation of totals of local metal segments beyond each programmable switch. In effect, the time is a sum of R-C time each approximated by an R times the total C it drives. The R of the switch and the C of the interconnect is a function of the particular device performance grade. For a string of three local interconnects, the approximate time at the first segment, after the first switch resistance would be three units: an additional two units after the next switch plus an additional unit after the last switch in the chain. The interconnect R-C chain terminates at each re-powering buffer. The capacitance of the actual block inputs is not significant: the capacitance is in the interconnect metal and switches. See Figure 28. Figure 26. Toggle Flip-Flop. This is used to characterize device performance. 1105 21A | | | Speed Grade | -7 | 0 | -10 | 00 | -12 | 25 | Units | |-----------------------|----------------------------------------------------|----------------------------------------------------------|-----|-----|-----|-----|--------|-----|----------------| | | Description | Symbol | Min | Max | Min | Мах | Min | Max | | | Logic input to Output | Combinatorial | T <sub>ILO</sub> | | 9 | | 7 | | 5.5 | ns | | K Clock | To output<br>Logic-input setup<br>Logic-input hold | T <sub>CKO</sub><br>T <sub>ICK</sub><br>T <sub>CKI</sub> | 8 0 | 8 | 7 | 7 | 6<br>0 | 6 | ns<br>ns<br>ns | | Input/Output | Pad to input (direct) | T <sub>PID</sub> | | 6 | | 4 | | 3 | ns | | | Output to pad (fast) | T <sub>OPF</sub> | | 9 | | 6 | | 5 | ns | | | I/O clock to pad (fast) | Т <sub>ОКРО</sub> | | 13 | | 10 | | 9 | ns | Figure 27. Examples of Primary Block Speed Factors. Actual timing is a function of various block factors combined with routing factors. Overall performance can be evaluated with the XACT timing calculator or by an optional simulation. 1105 23B Figure 28. Interconnection Timing Example. Use of the XACT timing calculator or XACT-generated simulation model provides actual worst-case performance information. Figure 29. Relative Delay as a Function of Temperature, Supply Voltage and Processing Variations. Figure 30. LCA Power Distribution. 1105 24 X1045 ### **POWER** ### **Power Distribution** Power for the LCA is distributed through a grid to achieve high noise immunity and isolation between logic and I/O. Inside the LCA, a dedicated $V_{\rm CC}$ and ground ring surrounding the logic array provides power to the I/O drivers. See Figure 30. An independent matrix of $V_{\rm CC}$ and ground lines supplies the interior logic of the device. This power distribution grid provides a stable supply and ground for all internal logic, providing the external package power pins are all connected and appropriately decoupled. Typically a 0.1- $\mu F$ capacitor connected near the VCC and ground pins will provide adequate decoupling. Output buffers capable of driving the specified 4-mA loads under worst-case conditions may be capable of driving 25 to 30 times that current in a best case. Noise can be reduced by minimizing external load capacitance and reducing simultaneous output transitions in the same direction. It may also be beneficial to locate heavily loaded output buffers near the ground pads. The I/O Block output buffers have a slew-limited mode which should be used where output rise and fall times are not speed critical. Slew-limited outputs maintain their dc drive capability, but generate less external reflections and internal noise. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 500 pF per power/ground pin pair. For slew-rate limited outputs, this total is four times larger. ### **Power Consumption** The Logic Cell Array exhibits the low power consumption characteristic of CMOS ICs. For any design, Figure 31 can be used to calculate the total power requirement based on the sum of the capacitive and dc loads both external and internal. The configuration option of TTL chip input threshold requires power for the threshold reference. The power required by the static memory cells that hold the configuration data is very low and may be maintained in a power-down mode. Typically, most of power dissipation is produced by external capacitive loads on the output buffers. This load and frequency dependent power is $25 \,\mu\text{W/pF/MHz}$ per output. Another component of I/O power is the dc loading on each output pin by devices driven by the Logic Cell Array. Internal power dissipation is a function of the number and size of the nodes, and the frequency at which they change. In an LCA, the fraction of nodes changing on a given clock is typically low (10–20%). For example, in a large binary counter, the average clock cycle produces changes equal to one CLB output at the clock frequency. Typical global clock-buffer power is between 1.7 mW/MHz for the XC3020 and 3.6 mW/MHz for the XC3090. The internal capacitive load is more a function of interconnect than fanout. With a typical load of three general interconnect segments, each CLB output requires about 0.4 mW per MHz of its output frequency. Total Power = V<sub>CC</sub> • I<sub>CCO</sub> + external (dc + capacitive) + internal (CLB + IOB + long line + pull-up) Because the control storage of the Logic Cell Array is CMOS static memory, its cells require a very low standby current for data retention. In some systems, this low data retention current characteristic can be used as a method of preserving configurations in the event of a primary power loss. The Logic Cell Array has built in power-down logic which, when activated, will disable normal operation of the device and retain only the configuration data. All internal operation is suspended and output buffers are placed in their high-impedance state with no pull-ups. Power-down data retention is possible with a simple battery-backup circuit because the power requirement is extremely low. For retention at 2.4 V, the required current can be as low as 10 µA at room temperature. To force the Logic Cell Array into the Power-Down state, the user must pull the PWRDWN pin Low and continue to supply a retention voltage to the VCC pins. When normal power is restored, VCC is elevated to its normal operating voltage and PWRDWN is returned to a High. The Logic Cell Array resumes operation with the same internal sequence that occurs at the conclusion of configuration. Internal-I/O and logic-block storage elements will be reset, the outputs will become enabled and the DONE/PROG pin will be released. No configuration programming is involved. When the power supply is removed from a CMOS device, it is possible to supply some power from an input signal. The conventional electro-static input protection is implemented with diodes to the supply and ground. A positive voltage applied to an input (or output) will cause the positive protection diode to conduct and drive the $V_{\rm CC}$ connection. This condition can produce invalid power conditions and should be avoided. A large series resistor might be used to limit the current or a bipolar buffer may be used to isolate the input signal. Figure 31. LCA Power Consumption by Element. Total chip power is the sum of Vcc-lcco plus effective internal and external values of frequency dependent capacitive charging currents and duty factor dependent resistive loads. ### PIN DESCRIPTIONS # Permanently Dedicated Pins. V<sub>cc</sub> Two to eight (depending on package type) connections to ### GND Two to eight (depending on package type) connections to ground. All must be connected. ### PWRDWN A Low on this CMOS-compatible input stops all internal activity, but retains configuration. All flip-flops and latches are reset, all outputs are 3-stated, and all inputs are interpreted as High, independent of their actual level. While PWRDWN is Low, V<sub>CC</sub> may be reduced to any value >2.3 V. When PWDWN returns High, the LCA becomes operational with DONE Low for two cycles of the internal 1-MHz clock. During configuration, PWRDWN must be High. If not used, PWRDWN must be tied to Vcc. ### RESET This is an active Low input which has three functions. Prior to the start of configuration, a Low input will delay the start of the configuration process. An internal circuit senses the application of power and begins a minimal time-out cycle. When the time-out and RESET are complete, the levels of the M lines are sampled and configuration begins. If RESET is asserted during a configuration, the LCA device is re-initialized and restarts the configuration at the termination of RESET. If RESET is asserted after configuration is complete, it provides a global asynchronous reset of all IOB and CLB storage elements of the LCA device. ### CCLK During configuration, Configuration Clock is an output of an LCA in Master mode or Peripheral mode, but an input in Slave mode. During Readback, CCLK is a clock input for shifting configuration data out of the LCA CCLK drives dynamic circuitry inside the LCA. The Low time may, therefore, not exceed a few microseconds. When used as an input, CCLK must be "parked High". An internal pull-up resistor maintains High when the pin is not being driven. # DONE/PROG (D/P) DONE is an open-drain output, configurable with or without an internal pull-up resistor. At the completion of configuration, the LCA circuitry becomes active in a synchronous order; DONE is programmed to go active High one cycle either before or after the outputs go active. Once configuration is done, a High-to-Low transition of this pin will cause an initialization of the LCA and start a reconfiguration. ### MO/RTRIG As Mode 0, this input and M1, M2 are sampled before the start of configuration to establish the configuration mode to be used. A Low-to-High input transition, after configuration is complete, acts as a Read Trigger and initiates a Readback of configuration and storage-element data clocked by CCLK. By selecting the appropriate Readback option when generating the bitstream, this operation may be limited to a single Readback, or be inhibited altogether. # M1/RDATA As Mode 1, this input and M0, M2 are sampled before the start of configuration to establish the configuration mode to be used. If Readback is never used, M1 can be tied directly to ground or V<sub>cc</sub>. If Readback is ever used, M1 must use a 5-k $\Omega$ resistor to ground or $V_{CC}$ , to accommodate the RDATA output. As an active Low Read Data, after configuration is complete, this pin is the output of the Readback data. # User I/O Pins that can have special functions. ### M2 During configuration, this input has a weak pull-up resistor. Together with M0 and M1, it is sampled before the start of configuration to establish the configuration mode to be used. After configuration, this pin is a user-programmable I/O pin. ### HDC During configuration, this output is held at a High level to indicate that configuration is not yet complete. After configuration, this pin is a user-programmable I/O pin. ### LDC During Configuration, this output is held at a Low level to indicate that the configuration is not yet complete. After configuration, this pin is a user-programmable I/O pin. LDC is particularly useful in Master mode as a Low enable for an EPROM, but it must then be programmed as a High after configuration. ### INIT This is an active Low open-drain output which is held Low during the power stabilization and internal clearing of the configuration memory. It can be used to indicate status to a configuring microprocessor or, as a wired AND of several slave mode devices, a hold-off signal for a master mode device. After configuration this pin becomes a user-programmable I/O pin. ### **BCLKIN** This is a direct CMOS level input to the alternate clock buffer (Auxiliary Buffer) in the lower right corner. ### XTL<sub>1</sub> This user I/O pin can be used to operate as the output of an amplifier driving an external crystal and bias circuitry. # XTL2 This user I/O pin can be used as the input of an amplifier connected to an external crystal and bias circuitry. The I/O Block is left unconfigured. The oscillator configuration is activated by routing a net from the oscillator buffer symbol output and by the MakeBits program. ### CSO. CS1, CS2, WS These four inputs represent a set of signals, three active Low and one active High, that are used to control configuration-data entry in the Peripheral mode. Simultaneous assertion of all four inputs generates a Write to the internal data buffer. The removal of any assertion clocks in the D0-D7 data. In Master-Parallel mode, WS and CS2 are the A0 and A1 outputs. After configuration, these pins are user-programmable I/O pins. ### **RCLK** During Master parallel mode configuration RCLK represents a "read" of an external dynamic memory device (normally not used). After configuration is complete, this pin becomes a user-programmed I/O pin. # RDY/BUSY During Peripheral parallel mode configuration this pin indicates when the chip is ready for another byte of data to be written to it. After configuration is complete, this pin becomes a user-programmed I/O pin. ### D0--D7 This set of eight pins represents the parallel configuration byte for the parallel Master and Peripheral modes. After configuration is complete, they are user-programmed I/O pins. ### A0-A15 During Master Parallel mode, these 16 pins present an address output for a configuration EPROM. After configuration, they are user-programmable I/O pins. ### DIN During Slave or Master Serial configuration, this pin is used as a serial-data input. In the Master or Peripheral configuration, this is the Data 0 input. After configuration is complete, this pin becomes a user-programmed I/O pin. # DOUT During configuration this pin is used to output serial-configuration data to the DIN pin of a daisy-chained slave. After configuration is complete, this pin becomes a user-programmed I/O pin. # **TCLKIN** This is a direct CMOS-level input to the global clock buffer. This pin can also be configured as a user programmable I/O pin. However, since TCLKIN is the preferred input to the global clock net, and the global clock net should be used as the primary clock source, this pin is usually the clock input to the chip. # Unrestricted User I/O Pins. ### I/O An I/O pin may be programmed by the user to be an Input or an Output pin following configuration. All unrestricted I/O pins, plus the special pins mentioned on the following page, have a weak pull-up resistor of 50 k $\Omega$ to 100 k $\Omega$ that becomes active as soon as the device powers up, and stays active until the end of configuration. # XC3000 Family Configuration Pin Assignments | | CONFIG | GURATION MODE: | <m2:m1:m0></m2:m1:m0> | | *** | | ** | | | | | Г | | | | |---------------------------------------|-------------------------------------------------------------------------------------------|-----------------------|-------------------------------|-----------------------|----------|----------|----------|-----------|----------|----------|----------|------|---------------|----------|-------------| | CLAVE | MASTER-SER | | | NACTED LOW | 44 | 68 | 84 | 84 | 100 | 100 | 132 | 160 | 164 | 175 | USER | | SLAVE<br><1:1:1> | <0:0:0> | PERIPHERAL<br><1:0:1> | MASTER-HIGH<br><1:1:0> | MASTER-LOW<br><1:0:0> | PLCC | PLCC | PLCC | PGA | PQFP | COFP | PGA | PQFP | CQFP | PGA | OPERATION | | PWR DWN (II) | PWR DWN (I) | PWR DWN (I) | PWR DWN (I) | PWR DWN (I) | 7 | 10 | 12 | B2 | 29 | 14 | A1 | 159 | 20 | 82 | PWB DWN (I) | | VCC | I VCC | VCC PWH DWN (I) | VCC PWR DWN (I) | VCC | 12 | 18 | 22 | F3 | 41 | 26 | C8 | 20 | 42 | D9 | VCC | | M1 (HIGH) (I) | M1 (LOW) (I) | M1 (LOW) (I) | M1 (HIGH) (I) | M1 (LOW) (I) | 16 | 25 | 31 | J2 | 52 | 37 | B13 | 40 | 62 | B14 | RDATA | | M0 (HIGH) (I) | M0 (LOW) (I) | M0 (HIGH) (I) | M0 (LOW) (I) | M0 (LOW) (I) | 17 | 26 | 32 | L1 | 54 | 39 | A14 | 42 | 64 | B15 | RTRIG (I) | | M2 (HIGH) (I) | M2 (LOW) (I) | | M2 (HIGH) (I) | M2 (HIGH) (I) | 18 | 27 | 33 | K2 | 56 | 41 | C13 | 44 | 66 | C15 | 1/0 | | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | 19 | 28 | 34 | КЗ | 57 | 42 | B14 | 45 | 67 | E14 | vo | | LOC (LOW) | LDC (LOW) | LDC (LOW) | LDC (LOW) | LDC (LOW) | 20 | 30 | 36 | L3 | 59 | 44 | D14 | 49 | 71 | D16 | vo | | INIT * | INIT | INIT | INIT | INIT | 22 | 34 | 42 | K6 | 65 | 50 | G14 | 59 | 81 | H15 | νo | | GND | GND | GND | GND | GND | 23 | 35 | 43 | J6 | 66 | 51 | H12 | 19 | 83 | J14 | GND | | G 8 4 3 5 5 7 | 7 3 3 7 3 7 | A 8 8 8 4 9 | 1. 87 % 8 % | V 40 X 3 3 3 . | 26 | 43 | 53 | L11 | 76 | 61 | M13 | 76 | 99 | P15 | XTL2 OR I/O | | RESET (I) | RESET (I) | RESET (I) | RESET (I) | RESET (I) | 27 | 44 | 54 | K10 | 78 | 63 | P14 | 78 | 101 | R15 | RESET (1) | | DONE | DONE | DONE | DONE | DONE | 28 | 45 | 55 | J10 | 80 | 65 | N13 | 80 | 103 | R14 | PROGRAM (I) | | 8 3 2 5 3 | | DATA 7 (I) | DATA 7 (I) | DATA 7 (I) | | 46 | 56 | K11 | 81 | 66 | M12 | 81 | 104 | N13 | 10 | | | and the second of the second | <u> </u> | | 11 4 2 5 6 | 30 | 47 | 57 | J11 | 82 | 67 | P13 | 82 | 105 | T14 | XTL1 OR I/O | | | | DATA 6 (I) | DATA 6 (I) | DATA 6 (I) | | 48 | 58 | H10 | 83 | 68 | N†1 | 86 | 109 | P12 | VÕ | | | | DATA 5 (I) | DATA 5 (I) | DATA 5 (I) | L | 49 | 60 | F10 | 87 | 72 | M9 | 92 | 115 | T11 | VO | | | 1624600 | CSO (I) | 227 | 40 - 70 | - | 50 | 61 | G10 | 88 | 73 | N9 | 93 | 116 | Rio | VO. | | | | DATA 4 (I) | DATA 4 (I) | DATA 4 (I) | 1 | 51 | 62 | G11 | 89 | 74 | N8<br>M8 | 98 | 121 | FI9 | VO | | vcc | VCC | VCC<br>DATA 3 (I) | VCC<br>DATA 3 (I) | VCC DATA 3 (I) | 34 | 52<br>53 | 64<br>65 | F9<br>F11 | 91 | 76<br>77 | N7 | 100 | 123 | N9<br>P8 | VCC | | | | CSI (I) | DATAS(I) | <del> </del> | <u> </u> | 54 | 66 | E11 | 93 | 78 | P6 | 103 | 125 | R8 | νο<br>νο | | 병사 수업원. | a 1885 na 18 18 18 18 18 18 18 18 18 18 18 18 18 | DATA 2 (I) | | DATA 2 (I) | - | 55 | 67 | E10 | 94 | 79 | M6 | 108 | 131 | R7 | νο | | | | DATA 1 (I) | DATA 1 (I) | | | 56 | 70 | D10 | 98 | 83 | M5 | 114 | 137 | R5 | νo | | | | RDY/BUSY | ACLK | RCLK | - | 57 | 71 | C11 | 99 | 84 | N4 | 115 | 138 | P5 | νo | | DIN (I) | DIN (I) | DATA (III) | | | 38 | 58 | 72 | B11 | 100 | 85 | N2 | 119 | 143 | R3 | νo | | DOUT | DOUT | DOUT | DOUT | DOUT | 39 | 59 | 73 | C10 | 1 | B6 | M3 | 120 | 144 | N4 | vo | | CCLK (I) | CCLK | CCLK | CCLK | CCLK | 40 | 60 | 74 | A11 | 2 | 87 | P1 | 121 | 145 | R2 | CCLK (I) | | · · · · · · · · · · · · · · · · · · · | 1 3 0 1 2 3 | WS (I) | A0 | A0 | | 61 | 75 | B10 | 5 | 90 | M2 | 124 | 148 | P2 | VO | | | | CS2 (I) | A1 | A1 | | 62 | 76 | B9 | 6 | 91 | N1 | 125 | 149 | МЗ | vo | | | | | A2 | A2 | | 63 | 77 | A10 | 8 | 93 | L2 | 128 | 152 | P1 | VO | | | | | A3 | A3 | | 64 | 78 | A9 | 9 | 94 | L1 | 129 | 153 | N1 | VO | | 美华 机金属流流 | . * : | 医氯甲基 医氯苯 | A15 | A15 | | 65 | 81 | B6 | 12 | 97 | K1 | 132 | 156 | M1 | ₩0 | | 医多乳蛋白质 | | 8 5 G 8 8 9 1 | A4 | A4 | | 66 | 82 | B7 | 13 | 98 | J2 | 133 | 157 | L2 | 1/0 | | 使复数有意义 | | 가는 유상 등 팀 | A14 | A14 | | 67 | 83 | A7 | 14 | 99 | Н1 | 136 | 160 | K2 | νo | | | <u> </u> | <u> </u> | A5 | A5 | ļ | 68 | 84 | C7 | 15 | 100 | H2 | 137 | 161 | K1 | <i>V</i> O | | GND | GND | GND | GND | GND | 1 | 1 | 1 | C6 | 16<br>17 | 1 | H3 | 139 | 164 | J3 | GND<br>VO | | | 医最重量医量 | 英多位语品值 | A13 | A13 | ⊢ | 3 | 3 | A6<br>A5 | 18 | 2 | G2<br>G | 141 | 3 | H2 | VO | | 法特法的人 | 网络真木属虫 | 医艾克克氏疗法 | A6 | A6 | ├ | 4 | 4 | B5 | 19 | 3 | F2 | 147 | 8 | F2 | 10 | | 1. 电影话电影 | | 구경 등 등 중 수 | A12<br>A7 | A12<br>A7 | ┰ | 5 | 5 | C5 | 20 | 5 | E1 | 148 | | E1 | νο | | 电压电机 香蘭 | 法裁判法监禁 | | A11 | A11 | | 6 | 8 | A3 | 23 | 8 | Di | 151 | 12 | Di | vo | | | | [보존 환환점기 | A11 | AB | $\vdash$ | 7 | 9 | A2 | 24 | 9 | D2 | 152 | 13 | C1 | vo | | 医皮肤溶液液 | 身条的医多型 | | A10 | A10 | | 8 | 10 | B3 | 25 | 10 | B1 | 155 | 16 | E3 | vo | | | 电影斯斯多普通 | | A9 | A9 | t | 9 | 11 | A1 | 26 | 11 | C2 | 156 | 17 | C2 | vo | | | | | | | 1 | X | X | X | X | X | | | <del></del> - | <b>-</b> | XC3020 | | REPRESENTS A 50-kQ TO 100-kQ PULL-UP | | | | X | X | Х | X | X | . X | | | | | XC3030 | | | | REPRESENTS A 50-kΩ TO 100-kΩ PULL-UP * INIT IS AN OPEN DRAIN OUTPUT DURING CONFIGURATION | | | | | | × | х | х | X | х | | | | XC3042 | | | | | PUT DURING CONF | IGURATION | | | х | | | | Х | | | | XC3064 | | | ** | NTS AN INPUT | | | | | X"* | | | | | Х | X | X | XC3090 | | | ** *** **** | MULTIPO FOR THE | V 0 0 0 0 4 1 V 0 0 0 0 0 0 1 | CCCO COOM | | | | | | | | | | | | X X X AVAILABLE PACKAGES 1105 25D Note: Pin assignments of "PGA Footprint" PLCC sockets and PGA packages are not electrically identical. Generic I/O pins are not shown. <sup>(</sup>I) REPRESENTS AN INPUT <sup>\*\*</sup> PIN ASSIGNMENTS FOR THE XC3064/XC3090 DIFFER FROM THOSE SHOWN. SEE PAGE 2-35. <sup>\*\*\*</sup> PERIPHERAL MODE AND MASTER PARALLEL MODE ARE NOT SUPPORTED IN THE PC44 PACKAGE. SEE PAGE 2-33. ### **XC3000 FAMILY PIN ASSIGNMENTS** Xilinx offers the five different devices of the XC3000 family in a variety of surface-mount and through-hole package types, with pin counts from 44 to 175. Each chip is offered in several package types to accommodate the available pc board space and manufacturing technology. Most package types are also offered with different chips to accommodate design changes without the need for pc board changes. Note that there is no perfect match between the number of bonding pads on the chip and the number of pins on a package. In some cases, the chip has more pads than there are pins on the package, as indicated by the information ("unused" pads) below the line in the following table. The IOBs of the unconnected pads can still be used as storage elements if the specified propagation delays and set-up times are acceptable. In other cases, the chip has fewer pads than there are pins on the package; therefore, some package pins are not connected (n.c.), as shown above the line in the following table. | | | | Number | of Package P | ins | | | | |--------|------|-----------|-----------|--------------|-----------|-----------|----------|--------| | Device | Pads | 44 | 68 | 84 | 100 | 132 | 164 | 175 | | XC3020 | 74 | | 6 unused | 10 n.c. | 26 n.c. | - | _ | _ | | XC3030 | 98 | 54 unused | 30 unused | 14 unused | 2 n.c. | | _ | _ | | XC3042 | 118 | _ | _ | 34 unused | 18 unused | 14 n.c. | _ | | | XC3064 | 142 | _ | | 58 unused | _ | 10 unused | _ | | | XC3090 | 166 | _ | _ | 82 unused | _ | <u></u> | 2 unused | 9 n.c. | | | | | | | | | | | # XC3000 Family 44-Pin PLCC Pinouts | Pin No. | XC3030 | | |---------|------------|---| | 1 | GND | | | 2 | VO | | | 3 | VO | _ | | 4 | 1/0 | | | 5 | VO | | | 6 | 1/0 | | | 7 | PWRDWN | | | 8 | TCLKIN-I/O | | | 9 | VO | | | 10 | 10 | | | 11 | VO. | | | 12 | VCC | | | 13 | VO | | | 14 | 1/0 | | | 15 | νo | | | 16 | M1-RDATA | | | 17 | Mo-RTRIG | | | 18 | M2-I/O | | | 19 | HDC-I/O | | | 20 | EDC-I/O | | | 21 | VO | | | 22 | INIT-VO | | | Pin No. | XC3030 | |---------|-------------------| | 23 | GND | | 24 | νο | | 25 | νο | | 26 | XTL2(IN)-I/O | | 27 | RESET | | 28 | DONE-PGM | | 29 | 1/0 | | 30 | XTL1(OUT)-BCLK-VO | | 31 | I/O | | 32_ | νο | | 33 | l vo | | 34 | vcc | | 35 | VO | | 36 | VO | | 37 | I/O | | 38 | DIN-I/O | | 39 | DOUT-VO | | 40 | CCLK | | 41 | VO | | 42 | VO | | 43 | VO | | 44 | vo | Peripheral mode and Master Parallel mode are not supported in the PC44 package # XC3000 Family 68-Pin PLCC, 84-Pin PLCC and PGA Pinouts | 68 PLCC | XC-3020*<br>XC-3030, XC-3042 | 84 PLCC | 84 PGA | |---------|------------------------------|---------|--------| | 10 | PWRDN | 12 | B2 | | 11 | TCLKIN-I/O | 13 | C2 | | 12 | VO | 14 | B1 | | 13 | I/O | 15 | C1 | | 14 | VO | 16 | D2 | | _ | 1/0 | 17 | D1 | | 15 | VO | 18 | E3 | | 16 | VO | 19 | E2 | | | 1/0* | 20 | E1 | | 17 | VO | 21 | F2 | | 18 | VCC | 22 | F3 | | 19 | VO | 23 | G3 | | _ | VO | 24 | G1 | | 20 | νo | 25 | G2 | | _ | VO | 26 | F1 | | 21 | VO | 27 | H1 | | 22 | VO | 28 | H2 | | 23 | VQ | 29 | J1 | | 24 | VO | 30 | K1 | | 25 | M1-RDATA | 31 | J2 | | 26 | MO-RTRIG | 32 | L1 | | 27 | M2-I/O | 33 | K2 | | 28 | HDC-I/O | 34 | КЗ | | 29 | VO | 35 | L2 | | 30 | LDC-VO | 36 | L3 | | | I/O* | 37 | K4 | | | I/O* | 38 | L4 | | 31 | VO | 39 | J5 | | 32 | I/O | 40 | K5 | | 33 | I/O | 41 | L5 | | 34 | INIT-VO | 42 | K6 | | 35 | GND | 43 | J6 | | 36 | VO | 44 | J7 | | 37 | VO | 45 | L7 | | 38 | I/O | 46 | K7 | | 39 | VO | 47 | Ĺ6 | | | I/O* | 48 | L8 | | | l/O* | 49 | K8 | | 40 | 1/0 | 50 | L9 | | 41 | VO | 51 | L10 | | 42 | VO | 52 | K9 | | 43 | XTL2(IN)-I/O | 53 | L11 | | 68 PLCC | XC-3020*<br>XC-3030, XC-3042 | 84 PLCC | 84 PGA | |---------|------------------------------|---------|------------| | 44 | RESET | 54 | K10 | | 45 | DONE-PG | 55 | J10 | | 46 | D7-VO | 56 | K11 | | 47 | XTL1(OUT)-BCLKIN-VO | 57 | J11 | | 48 | D6-1/O | 58 | H10 | | | VO | 59 | H11 | | 49 | D5-VO | 60 | F10 | | 50 | CSO-VO | 61 | G10 | | 51 | D4-VO | 62 | G11 | | | VO | 63 | G9 | | 52 | VCC | 64 | F9 | | 53 | D3-I/O | 65 | F11 | | 54 | CS1-VO | 66 | E11 | | 55 | D2-VO | 67 | E10 | | | VO | 68 | E9 | | | I/O* | 69 | D11 | | 56 | D1-VO | 70 | D10 | | 57 | RDY/BUSY-RCLK-VO | 71 | C11 | | 58 | D0-DIN-VO | 72 | B11 | | 59 | DOUT-VO | 73 | C10 | | 60 | CCLK | 74 | A11 | | 61 | A0-WS-VO | 75 | B10 | | 62 | A1-CS2-VO | 76 | B9 | | 63 | A2-VO | 77 | A10 | | 64 | A3-I/O | 78 | A9 | | - 04 | VO* | 79 | B8 | | | I/O* | 80 | A8 | | 65 | A15-VO | 81 | B6 | | 66 | A15-1/O | 82 | B7 | | 67 | A14-I/O | 83 | A7 | | 68 | A5-I/O | 84 | C7 | | 1 | | | | | | GND | 1 | C6 | | 2 | A13-I/O | 2 | A6<br>A5 | | 3 | A6-I/O | 3 | | | 4 | A12-VO | 4 | B5 | | 5 | A7-I/O | 5 | C5 | | | I/O* | 6 | A4 | | | I/O* | 7 | B4 | | 6 | A11-VO | 8 | A3 | | 7 | A8-I/O | 9 | A2 | | 8 | A10-VO | 10 | B3 | | 9 | A9-I/O | 11 | <b>A</b> 1 | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. <sup>\*</sup> This table describes the pinouts of three different chips in two different packages. The second column lists 84 of the 118 pads on the XC3042 (and 84 of the 98 pads on the XC3030) that are connected to the 84 package pins. Ten pads indicated by an asterisk, do not exist on the XC3020, which has 74 pads; therefore the corresponding pins on the 84-pin packages have no connections to an XC3020. Six pads, indicated by a dash (–) in the 68 PLCC column, have no connections to the 68 PLCC package, but are connected to the 84-pin package. (See table on page 2-32.) # XC3064/XC3090 84-Pin PLCC Pinouts | PLCC<br>Pin Number | XC3064, XC3090 | |--------------------|----------------| | 12 | PWRDN | | 13 | TCLKIN-I/O | | 14 | VO | | 15 | VO | | 16 | VO | | 17 | I/O | | 18 | VO | | 19 | 1/0 | | 20 | VO | | 21 | GND* | | 22 | VCC | | 23 | VO | | 24 | νο | | 25 | I/O | | 26 | VO | | 27 | VO | | 28 | VO | | 29 | VO | | 30 | VO | | 31 | M1-RDATA | | 32 | MO-RTRIG | | 33 | M2-VO | | 34 | HDC-I/O | | 35 | i/O | | 36 | LDC-VO | | 37 | VO | | 38 | VO | | 39 | VO | | 40 | 1/0 | | 41 | INIT/I/O* | | 42 | VCC* | | 43 | GND | | 44 | νo | | 45 | 1/0 | | 46 | NO | | 47 | VO | | 48 | VO | | 49 | 1/0 | | 50 | NO | | 51 | VO | | 52 | VO | | 53 | XTL2(IN)-I/O | | | | | PLCC<br>Pin Number | XC3064, XC3090 | | | | |--------------------|---------------------|--|--|--| | 54 | RESET | | | | | 55 | DONE-PG | | | | | 56 | D7-I/O | | | | | 57 | XTL1(OUT)-BCLKIN-VO | | | | | 58 | D6-I/O | | | | | 59 | vo | | | | | 60 | D5-I/O | | | | | 61 | <u>CS0</u> -1/O | | | | | 62 | D4-VO | | | | | 63 | VO | | | | | 64 | VCC | | | | | 65 | GND* | | | | | 66 | D3-I/O* | | | | | 67 | CS1-I/O∗ | | | | | 68 | D2-I/O* | | | | | 69 | VO | | | | | 70 | D1-VO | | | | | 71 | RDY/BUSY-RCLK-VO | | | | | 72 | D0-DIN-I/O | | | | | 73 | DOUT-VO | | | | | 74 | CCLK | | | | | 75 | AQ-WS-VO | | | | | 76 | A1-CS2-I/O | | | | | 77 | A2-I/O | | | | | 78 | A3-I/O | | | | | 79 | 1/0 | | | | | 80 | VO | | | | | B1 | A15-I/O | | | | | 82 | A4-VO | | | | | 83 | A14-I/O | | | | | 84 | A5-I/O | | | | | 1 | GND | | | | | 2 | VCC* | | | | | 3 | A13-I/O* | | | | | 4 | A6-I/O* | | | | | 5 | A12-VO* | | | | | 6 | A7-VO* | | | | | 7 | VO | | | | | 8 | A11-VO | | | | | 9 | A8-I/O | | | | | 10 | A10-VO | | | | | 11 | A9-VO | | | | | L | A9-VO | | | | Unprogrammed IOBs have a default pull-up. This prevents an undfined pad level for unbonded or unused IOBs. Programmed ouptuts are default slew-rate limited. DEVICE POWER MUST BE LESS THAN 1 WATT. \* Different pin definition than 3020/3030/3042 PC84 package # XC3000 Family 100-Pin QFP Pinouts | Pin No. | | XC3020 | | | |---------|------|------------------|--|--| | CQFP | PQFP | XC3030<br>XC3042 | | | | 1 | 16 | GND | | | | 2 | 17 | A13-I/O | | | | 3 | 18 | A6-I/O | | | | 4 | 19 | A12-I/O | | | | 5 | 20 | A7-I/O | | | | 6 | 21 | I/O* | | | | 7 | 22 | 1/0* | | | | 8 | 23 | A11-I/O | | | | 9 | 24 | A8-I/O | | | | 10 | 25 | A10-I/O | | | | 11 | 26 | A9-I/O | | | | 12 | 27 | VCC* | | | | 13 | 28 | GND* | | | | 14 | 29 | PWRDN | | | | 15 | 30 | TCLKIN-I/O | | | | 16 | 31 | 1/0** | | | | 17 | 32 | 1/0* | | | | 18 | 33 | 1/0* | | | | 19 | 34 | 1/0 | | | | 20 | 35 | νο | | | | 21 | 36 | VO. | | | | 22 | 37 | 1/0 | | | | 23 | 38 | 1/0 | | | | 24 | 39 | I/O | | | | 25 | 40 | I/O | | | | 26 | 41 | VCC | | | | 27 | 42 | 1/0 | | | | 28 | 43 | VO | | | | 29 | 44 | 10 | | | | 30 | 45 | VO. | | | | 31 | 46 | 1/0 | | | | 32 | 47 | I/O | | | | 33 | 48 | 1/0 | | | | 34 | 40 | 1/0 | | | | Pin No. | | XC3020 | | | |---------|------|------------------|--|--| | CQFP | PQFP | XC3030<br>XC3042 | | | | 35 | 50 | I/O* | | | | 36 | 51 | I/O* | | | | 37 | 52 | M1-RD | | | | 38 | 53 | GND∗ | | | | 39 | 54 | MO-RT | | | | 40 | 55 | VCC* | | | | 41 | 56 | M2-I/O | | | | 42 | 57 | HDC-VO | | | | 43 | 58 | 1/0 | | | | 44 | 59 | LDC-VO | | | | 45 | 60 | I/O* | | | | 46 | 61 | I/O* | | | | 47 | 62 | VO | | | | 48 | 63 | 1/0 | | | | 49 | 64 | 1/0 | | | | 50 | 65 | INIT-I/O | | | | 51 | 66 | GND | | | | 52 | 67 | 1/0 | | | | 53 | 68 | 1/0 | | | | 54 | 69 | 1/0 | | | | 55 | 70 | 1/0 | | | | 56 | 71 | I/O | | | | 57 | 72 | 1/0 | | | | 58 | 73 | 1/0 | | | | 59 | 74 | I/O* | | | | 60 | 75 | 1/0* | | | | 61 | 76 | XTAL2-I/O | | | | 62 | 77 | GND* | | | | 63 | 78 | RESET | | | | 64 | 79 | VCC* | | | | 65 | 80 | DONE-PG | | | | 66 | 81 | D7-I/O | | | | 67 | 82 | BCLKIN-XTAL1-I/O | | | | 68 | 83 | D6-I/O | | | | Pin No. | | XC3020 | | | |-----------|-----|-------------------|--|--| | CQFP PQFP | | XC3030<br>XC3042 | | | | 69 | 84 | I/O* | | | | 70 | 85 | I/O* | | | | 71 | 86 | VO | | | | 72 | 87 | D5-VO | | | | 73 | 88 | <u>CS0</u> -I/O | | | | 74 | 89 | D4-I/O | | | | 75 | 90 | 1/0 | | | | 76 | 91 | vcc | | | | 77 | 92 | D3-I/O | | | | 78 | 93 | CST-I/O | | | | 79 | 94 | D2-I/O | | | | 80 | 95 | 1/0 | | | | B1 | 96 | I/O* | | | | 82 | 97 | 1/0+ | | | | 83 | 98 | D1-VO | | | | 84 | 99 | RCLK-BUSY/ADY-I/O | | | | 85 | 100 | DO-DIN-I/O | | | | 86 | 1 | DOUT-VO | | | | 87 | 2 | CCLK | | | | 88 | 3 | VCC* | | | | 89 | 4 | GND* | | | | 90 | 5 | AO-WS-VO | | | | 91 | 6 | A1-CS2-I/O | | | | 92 | 7 | 1/0** | | | | 93 | 8 | A2-VO | | | | 94 | 9 | A3-1/O | | | | 95 | 10 | I/O* | | | | 96 | 11 | VO* | | | | 97 | 12 | A15-I/O | | | | 98 | 13 | A4-I/O | | | | 99 | 14 | A14-I/O | | | | 100 | 15 | A5-VO | | | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. <sup>\*</sup> This table describes the pinouts of three different chips in two different packges. The third column lists 100 of the 118 pads on the XC3042 that are connected to the 100 package pins. Two pads, indicated by double asterisks, do not exist on the XC3030, which has 98 pads; therefore the corresponding pins have no connections. Twenty-six pads, indicated by single or double asterisks, do not exist on the XC3020, which has 74 pads; therefore, the corresponding pins have no connections. (See table on page 2-33.) # XC3000 Family 132-Pin Ceramic and Plastic PGA Pinouts | PGA Pin<br>Number | XC-3042<br>XC-3064 | PGA Pin<br>Number | XC-3042<br>XC-3064 | PGA Pin<br>Number | XC-3042<br>XC-3064 | PGA Pin<br>Number | XC-3042<br>XC-3064 | |-------------------|--------------------|-------------------|--------------------|-------------------|--------------------|-------------------|--------------------| | C4 | GND | B13 | M1-RD | P14 | RESET | M3 | DOUT-I/O | | A1 | PWRDN | C11 | GND | M11 | VCC | P1 | CCLK | | C3 | VO-TCLKIN | A14 | Mo-RT | N13 | DONE-PG | M4 | VCC | | B2 | νο | D12 | VCC | M12 | D7-I/O | L3 | GND | | В3 | VO | C13 | M2-I/O | P13 | XTAL1-I/O-BCLKIN | M2 | A0-WS-1/O | | A2 | I/ <b>O</b> * | B14 | HDC-I/O | N12 | VO | N1 | A1-CS2-VO | | 84 | VO | C14 | VO | P12 | VO | M1 | 1/0 | | C5 | VO. | E12 | I/O | N11 | D6-I/O | КЗ | VO | | A3 | I/O* | D13 | 1/0 | M10 | νο | L2 | A2-I/O | | A4 | VO | D14 | LDC-I/O | P11 | I/O* | L1 | A3-I/O | | B5 | I/O | E13 | I/O* | N10 | VO | K2 | νo | | C6 | vo | F12 | VO | P10 | 1/0 | J3 | 1/0 | | A5 | VO | E14 | I/O | M9 | D5-I/O | K1 | A15-I/O | | B6 | VO | F13 | 1/0 | N9 | <u>CS0</u> -I/O | J2 | A4-I/O | | A6 | I/O | F14 | 1/0 | P9 | I/O* | J1 | I/ <b>O</b> * | | 87 | I/O | G13 | 1/0 | P8 | I/O* | H1 | A14-VO | | C7 | GND | G14 | ĪNIT-I/O | N8 | D4-VO | H2 | A5-I/O | | C8 | VCC | G12 | VCC | P7 | 1/0 | H3 | GND | | A7 | VO | H12 | GND | M8 | VCC | G3 | VCC | | B8 | VO | H14 | 1/0 | M7 | GND | G2 | A13-I/O | | A8 | 1/0 | H13 | 1/0 | N7 | D3-I/O | G1 | A6-I/O | | A9 | VO | J14 | 1/0 | P6 | CS1-I/O | F1 | I/O* | | B9 | 1/0 | J13 | VO | N6 | I/O* | F2 | A12-I/O | | C9 | I/O | K14 | 1/0 | P5 | I/O* | E1 | A7-I/O | | A10 | VO | J12 | 1/0 | M6 | D2-I/O | F3 | VO | | B10 | VO | K13 | 1/0 | N5 | 1/0 | E2 | VO | | A11 | I/O* | L14 | I/O* | P4 | VO | Dt | A11-1/O | | C10 | VO | L13 | 1/0 | P3 | 1/0 | D2 | A8-VO | | B11 | 1/0 | K12 | vo | M5 | D1-VO | E3 | | | A12 | I/O* | M14 | 1/0 | N4 | HCLK-BUSY/RDY-I/O | C1 | VO | | B12 | 1/0 | N14 | 1/0 | P2 | I/O | B1 | A10-1/O | | A13 | I/O* | M13 | XTAL2(IN)-I/O | N3 | 1/0 | C2 | A9-I/O | | C12 | 1/0 | L12 | GND | N2 | D0-DIN-I/O | D3 | VCC | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. <sup>\*</sup> Indicates unconnected package pins (14) for the XC3042. # XC3000 Family 160-Pin PQFP Pinouts | PQFP<br>In Number | XC3064<br>XC3090 | PQFP<br>Pin Number | XC3064<br>XC3090 | |-------------------|------------------|--------------------|------------------| | 1 | νο* | 41 | GND | | 2 | VO* | 42 | Mo-RTRIC | | 3 | VO* | 43 | vcc | | 4 | VO. | 44 | M2-VO | | 5 | VO | 45 | HDC-VO | | 6 | VO | 46 | VO | | 7 | VO. | 47 | VO | | 8 | 1/0 | 48 | 1/0 | | 9 | 1/0 | 49 | LDC-VO | | 10 | VO | 50 | I/O* | | 11 | 1/0 | 51 | VO* | | 12 | 1/0 | 52 | VO | | 13 | VO | 53 | 1/0 | | 14 | I/O | 54 | VO | | 15 | VO | 55 | VO | | 16 | VO | 56 | VO | | 17 | VO | 57 | VO | | 18 | l/O | 58 | 1/0 | | 19 | GND | 59 | TNIT-VO | | 20 | VCC | 60 | VCC | | 21 | VO* | 61 | GND | | 22 | NO | 62 | vo | | 23 | VO | 63 | 1/0 | | 24 | 1/0 | 64 | VO | | 25 | VO. | 65 | 1/0 | | 26 | VO | 66 | Ю | | 27 | VO | 67 | VO | | 28 | VO | 68 | 1/0 | | 29 | νο | 69 | VO | | 30 | VO | 70 | 1/0 | | 31 | VO | 71 | VO | | 32 | Ю | 72 | 1/0 | | 33 | VO | 73 | Ю | | 34 | VO | 74 | VO | | 35 | VO | 75 | VO* | | 36 | VO | 76 | XTAL2-IX | | 37 | VO | 77 | GND | | 38 | VO* | 78 | RESET | | 39 | <b>V</b> O* | 79 | VCC | | 40 | M1-RDATA | 80 | DONE/PO | | PQFP<br>Pin Number | XC3064<br>XC3090 | PQFP<br>Pin Number | XC3064<br>XC3090 | |--------------------|------------------|--------------------|------------------| | | | | | | 81 | D7-I/O | 121 | CCLK | | 82 | XTAL1-VO-BCLKIN | 122 | VCC | | 83 | vo* | 123 | GND | | 84 | <u> 10</u> | 124 | A0-WS-1/O | | 85 | νο | 125 | A1-CS2-I/O | | 86 | D6-I/O | 126 | vo | | 87 | VO | 127 | VO | | 88 | νο | 128 | A2-I/O | | 89 | VO | 129 | A3-I/O | | 90 | NO | 130 | VO | | 91 | VO. | 131 | VO | | 92 | D5-I/O | 132 | A15-VO | | 93 | CS0-10 | 133 | A4-VO | | 94 | <i>V</i> O∗ | 134 | vo | | 95 | VO* | 135 | vo | | 96 | VO | 136 | A14-VO | | 97 | νo | 137 | A5-1/O | | 98 | D4-I/O | 138 | VO* | | 99 | Ю | 139 | GND | | 100 | VCC | 140 | VCC | | 101 | GND | 141 | A13-I/O | | 102 | D3-I/O | 142 | A6-I/O | | 103 | CS1-VO | 143 | VO* | | 104 | VO | 144 | VO* | | 105 | VO | 145 | VO | | 106 | I/O* | 146 | VO | | 107 | VO* | 147 | A12-VO | | 108 | D2-I/O | 148 | A7-I/O | | 109 | NO | 149 | VO | | 110 | VO | 150 | NO | | 111 | 1/0 | 151 | A11-I/O | | 112 | VO | 152 | A8-I/O | | 113 | VO | 153 | VO | | 114 | D1-1/O | 154 | VO | | 115 | RDY-BSY/RCLK-I/O | 155 | A10-I/O | | 116 | VO | 156 | A9-I/O | | 117 | 1/0 | 157 | vcc | | 118 | VO* | 158 | GND | | 119 | DO-DIN-I/O | 159 | PWRDWN | | 120 | DOUT-VO | 160 | TCLKIN-I/O | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed IOBs are default slew-rate limited. \*Indicates unconnected package pins (18) for the XC3064. # XC3000 Family 164-Pin CQFP Pinouts | CQFP Pin<br>Number | XC-3090 | |--------------------|------------| | 20 | PWRDN | | 21 | TCLKIN-I/O | | 22 | 1/0 | | 23 | | | 24 | 1/0 | | 25 | 1/0 | | 26 | VO | | 27 | 1/0 | | | | | 28 | 1/0 | | 29 | 1/0 | | 30 | 1/0 | | 31 | 1/0 | | 32 | 1/0 | | 33 | VO | | 34 | 1/0 | | 35 | | | 36 | 1/0 | | 37 | 1/0 | | 38 | 1/0 | | 39 | VO | | 40 | | | 41 | GND | | 42 | VCC | | 43 | 1/0 | | 44 | I/O | | 45 | VO | | 46 | 1/0 | | 47 | VO | | 48 | VO | | 49 | 1/0 | | 50 | 1/0 | | 51 | | | 52 | VO | | 53 | 10 | | 54 | 1/0 | | 55 | 1/0 | | 56 | VO | | 57 | 1/0 | | 58 | VO | | 59 | I/O | | 60 | NO | | CQFP Pin<br>Number | XC-3090 | |--------------------|---------------| | 61 | 1/0 | | 62 | M1-RDATA | | | | | 63 | GND | | 64 | M0-RTRIG | | 65 | VCC | | 66 | M2-I/O | | 67 | HDC-I/O | | 68 | VO | | 69 | VO. | | 70 | VO | | 71 | EDC-NO | | 72 | l⁄O | | 73 | l⁄O | | 74 | 1/0 | | 75 | VO. | | 76 | VO | | 77 | VO. | | 78 | 1/0 | | 79 | VO | | 80 | I/O | | 81 | INIT-VO | | 82 | VCC | | 83 | GND | | 84 | VO | | 85 | 1/0 | | 86 | VO | | 87 | vo | | 88 | VO | | 89 | VO | | 90 | VO | | 91 | 1/0 | | 92 | VO | | 93 | 1/0 | | 94 | VO | | 95 | vo | | 96<br>96 | 1/0 | | 97 | VO | | 98 | 1/0 | | 99 | | | 100 | XTAL2(IN)-I/O | | | GND | | 101 | RESET | | 102 | VCC | | CQFP Pin<br>Number | XC-3090 | |--------------------|--------------------------| | 103 | DONE-PG | | 104 | D7-I/O | | 105 | XTAL1(OUT)-<br>BCLKIN-VO | | 106 | νo | | 107 | 1/0 | | 108 | 1/0 | | 109 | D6-I/O | | 110 | VO | | 111 | 1/0 | | 112 | 1/0 | | 113 | VO | | 114 | I/O | | 115 | D5-I/O | | 116 | CS0-I/O | | 117 | 1/0 | | 118 | vo | | 119 | I/O | | 120 | VO | | 121 | D4-I/O | | 122 | VO | | 123 | VCC | | 124 | GND | | 125 | D3-VO | | 126 | CST-VO | | 127 | VO | | 128 | 1/0 | | 129 | VO | | 130 | 1/0 | | 131 | D2-VO | | 132 | VO | | 133 | 1/0 | | 134 | VO | | 135 | MO | | 136 | 1/0 | | 137 | D1-VO | | 138 | RDY/BUSY-<br>RCLK-I/O | | 139 | VO. | | 140 | 1/0 | | 141 | VO | | 142 | 1/0 | | CQFP Pin<br>Number | XC-3090 | |--------------------|-----------| | 143 | D0-DIN-VO | | 144 | DOUT-VO | | 145 | CCLK | | 146 | VCC | | 147 | GND | | 148 | A0-WS-I/O | | 149 | A1-CS2-VO | | 150 | VO | | 151 | VO | | 152 | A2-I/O | | 153 | A3-1/O | | 154 | 1/0 | | 155 | 1/0 | | 156 | A15-I/O | | 157 | A4-I/O | | 158 | VO | | 159 | 1/0 | | 160 | A14-I/O | | 161 | A5-I/O | | 162 | 1/0 | | 163 | 1/0 | | 164 | GND | | 1 | VCC | | 2 | A13-1/O | | 3 | A6-I/O | | 4 | VO | | 5 | VO | | 6 | vo | | 7 | VO | | 8 | A12-I/O | | 9 | A7-I/O | | 10 | VO | | 11 | VO | | 12 | A11-I/O | | 13 | A8-1/O | | 14 | VO | | 15 | 1/0 | | 16 | A10-I/O | | 17 | A9-I/O | | 18 | VCC | | 19 | GND | Unprogrammed IOBs have a default pull-up. This Prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. # XC3000 Family 175-Pin Ceramic and Plastic PGA Pinouts | PGA Pin<br>Number | XC-3090 | PGA Pin<br>Number | XC-3090 | PGA Pin<br>Number | XC-3090 | PGA Pin<br>Number | XC-3090 | | |-------------------|------------|-------------------|---------------|-------------------|-----------------------|-------------------|------------|--| | B2 | PWRDN | D13 | I/O | R14 | DONE-PG | R3 | D0-DIN-I/O | | | D4 | TCLKIN-I/O | B14 | M1-RDATA | N13 | D7-I/O | N4 | DOUT-I/O | | | B3 | 1/0 | C14 | GND | T14 | XTAL1(OUT)-BCLKIN-I/O | R2 | CCLK | | | C4 | I/O | B15 | M0-RTRIG | P13 | I/O | P3 | VCC | | | B4 | 1/0 | D14 | VCC | R13 | VO | N3 | GND | | | A4 | 1/0 | C15 | M2-I/O | T13 | 10 | P2 | AD-WS-I/O | | | D5 ; | I/O | E14 | HDC-VO | N12 | VO | M3 | A1-CS2-I/O | | | C5 | 1/0 | B16 | 1/0 | P12 | D6-I/O | R1 | ľO | | | B5 | I/O | D15 | 1/0 | R12 | I/O | N2 | I/O | | | A5 | I/O | C16 | I/O | T12 | 1/0 | P1 | A2-I/O | | | C6 | νo | D16 | LDC-I/O | P11 | 1/0 | N1 | A3-1/O | | | D6 | I/O | F14 | VO | N11 | 1/0 | L3 | 1/0 | | | B6 | l/O | E15 | 1/0 | R11 | 1/0 | M2 | 1/0 | | | A6 | VO | E16 | I/O | T11 | D5-I/O | M1 | A15-I/O | | | B7 | I/O | F15 | 1/0 | R10 | C50-I/O | L2 | A4-I/O | | | C7 | 1/0 | F16 | 1/0 | P10 | 1/0 | L1 | 1/0 | | | D7 | ľO | G14 | I/O | N10 | 1/0 | КЗ | 1/0 | | | A7 | 1/0 | G15 | 10 | T10 | 1/0 | K2 | A14-VO | | | A8 | 1/0 | G16 | l/O | T9 | T9 I/O | K1 | A5-I/O | | | B8 | 1/0 | H16 | 1/0 | R9 | D4-1/O | J1 | I/O | | | C8 | ľO | H15 | INIT-I/O | P9 | 1/0 | J2 | I/O | | | D8 | GND | H14 | VCC | N9 | VCC | J3 | GND | | | D9 | vcc | J14 | GND | N8 | GND | НЗ | VCC | | | C9 | I/O | J15 | l/O | P8 | D3-I/O | H2 | A13-I/O | | | B9 | I/O | J16 | I/O | R8 | CST-I/O | H1 | A6-I/O | | | A9 | 1/0 | K16 | 1/0 | T8 | 1/0 | G1 | ŀΟ | | | A10 | 1/0 | K15 | 1/0 | T7 | 1/0 | G2 | ŀΟ | | | D10 | 1/0 | K14 | 1/0 | N7 | I/O | G3 | ١٠O | | | C10 | 1/0 | L16 | I/O | P7 | VO | F1 | I/O | | | B10 | ŀΟ | L15 | I/O | R7 | D2-I/O | F2 | A12-I/O | | | A11 | ŀΟ | M16 | 1/0 | T6 | NO | E1 | A7-I/O | | | B11 | νO | M15 | 1/0 | R6 | 1/0 | E2 | VO. | | | D11 | t/O | L14 | 1/0 | N6 | 1/0 | F3 | I/O | | | C11 | I/O | N16 | 1/0 | P6 | 1/0 | D1 | A11-I/O | | | A12 | l/O | P16 | VO | T5 | 1/0 | C1 | A8-I/O | | | B12 | I/O | N15 | I/O | R5 | D1-I/O | D2 | I/O | | | C12 | l/O | R16 | 1/0 | P5 | RDY/BUSY-RCLK-I/O | B1 | VO | | | D12 | l/O | M14 | 1/0 | N5 | I/O | E3 | A10-I/O | | | A13 | l/O | P15 | XTAL2(IN)-I/O | T4 | I/O | C2 | A9-I/O | | | B13 | 1/0 | N14 | GND | R4 | 1/0 | D3 | vcc | | | C13 | 1/0 | R15 | RESET | P4 | I/O | C3 | GND | | | A14 | 1/0 | P14 | VCC | 7 | • | | | | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. Pins A2, A3, A15, A16, T1, T2, T3, T15 and T16 are not connected. Pin A1 does not exist. Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision. # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Description | | Units | |------------------|-------------------------------------------------|------------------|-------| | v <sub>cc</sub> | Supply voltage relative to GND | -0.5 to +7.0 | V | | V <sub>IN</sub> | Input voltage with respect to GND | -0.5 to Vcc +0.5 | V | | V <sub>TS</sub> | Voltage applied to 3-state output | -0.5 to Vcc +0.5 | ٧ | | T <sub>STG</sub> | Storage temperature (ambient) | -65 to +150 | °C | | T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260 | °C | | | Junction temperature plastic | +125 | °C | | $T_J$ | Junction temperature ceramic | +150 | °C | Note: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. # **OPERATING CONDITIONS** | Symbol | Description | Min | Max | Units | |------------------|----------------------------------------------------------|------|------|-----------------| | V <sub>cc</sub> | Supply voltage relative to GND Commercial 0°C to +70°C | 4.75 | 5.25 | V | | | Supply voltage relative to GND Industrial -40°C to +85°C | 4.5 | 5.5 | ٧ | | | Supply voltage relative to GND Military -55°C to +125°C | 4.5 | 5.5 | V | | V <sub>IHT</sub> | High-level input voltage — TTL configuration | 2.0 | Vcc | ٧ | | V <sub>ILT</sub> | Low-level input voltage — TTL configuration | 0 | 0.8 | ٧ | | V <sub>IHC</sub> | High-level input voltage — CMOS configuration | 70% | 100% | V <sub>cc</sub> | | V <sub>ILC</sub> | Low-level input voltage — CMOS configuration | 0 | 20% | V <sub>cc</sub> | | T <sub>IN</sub> | Input signal transition time | | 250 | ns | # DC CHARACTERISTICS OVER OPERATING CONDITIONS | Symbol | Description | | Min | Мах | Units | |-------------------|-------------------------------------------------------------------------------------------------|------------|------|----------|----------| | V <sub>OH</sub> | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min) | Commercial | 3.86 | | ٧ | | V <sub>OL</sub> | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> max) | | | 0.32 | V | | V <sub>OH</sub> | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min) | Industrial | 3.76 | | V | | V <sub>OL</sub> | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> max) | Military | | 0.37 | v | | V <sub>CCPD</sub> | V <sub>CCPD</sub> Power-down supply voltage (PWRDWN must be Low) | | | | V | | I <sub>CCPD</sub> | Power-down supply current (V <sub>CC (MAX)</sub> @ T <sub>MAX</sub> )¹ | XC3020 | | 50 | μА | | | | XC3030 | | 80 | μА | | | | XC3042 | | 120 | μА | | | | XC3064 | | 170 | μА | | | | XC3090 | | 250 | μА | | I <sub>cco</sub> | Quiescent LCA supply current in addition to l <sub>CCPD</sub> <sup>2</sup> | | | | | | | Chip thresholds programmed as CMOS levels | | | 500 | μА | | | Chip thresholds programmed as TTL levels | | | 10 | mA | | I <sub>N</sub> L | Input Leakage Current | | -10 | +10 | μА | | C <sub>IN</sub> | Input capacitance, all packages except PGA 175 (sample tested) | | | | | | | All Pins except XTL1 and XTL2<br>XTL1 and XTL2 | | | 10<br>15 | pF<br>pF | | - | Input capacitance, PGA 175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2 | | | 15<br>20 | pF<br>pF | | IRIN | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V (sample tested | d) | 0.02 | 0.17 | mA | | I <sub>RLL</sub> | Horizontal long line pull-up (when selected) @ logic Lo | w | 0.2 | 2.5 | mA | Note: 1. Devices with much lower loopo tested and guaranteed at Vcc = 3.2 V, T = 25°C can be ordered with a Special Product Code. XC3020 SPC0107: kcpp = 1 μA XC3030 SPC0107: kcpp = 2 μA XC3042 SPC0107: kcpp = 3 μA XC3064 SPC0107: kcpp = 4 μA XC3090 SPC0107: kcpp = 5 μA With no output current loads, no active input or long line pull-up resistors, all package pins at Vcc or GND, and the LCA configured with a MakeBits tie option. See LCA power chart, Figure 31, for the activity-dependent operating component. # **CLB SWITCHING CHARACTERISTIC GUIDELINES** # **BUFFER (Internal) SWITCHING CHARACTERISTIC GUIDELINES** 1105 26 | | Speed Grade | -70 | -100 | -125 | Units | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------|-----------------------------|----------------------------|----------------------| | Description | Symbol | Max | Max | Max | | | Global and Alternate Clock Distribution* Either: Normal IOB input pad through clock buffer to any CLB or IOB clock input Or: Fast (CMOS only) input pad through clock buffer to any CLB or IOB clock input | T <sub>PID</sub> | 8<br>6.5 | 7.5<br>6 | 7<br>5.7 | ns<br>ns | | TBUF driving a Horizontal Long line (L.L.)* I to L.L. while T is Low (buffer active) T↓ to L.L. active and valid with single pull-up resistor T↓ to L.L. active and valid with pair of pull-up resistors T↑ to L.L. High with single pull-up resistor T↑ to L.L. High with pair of pull-up resistors | T <sub>IO</sub><br>T <sub>ON</sub><br>T <sub>ON</sub><br>T <sub>PUS</sub><br>T <sub>PUF</sub> | 5<br>11<br>12<br>24<br>17 | 4.7<br>10<br>11<br>22<br>15 | 4.5<br>9<br>10<br>17<br>12 | ns<br>ns<br>ns<br>ns | | BIDI<br>Bidirectional buffer delay | T <sub>BIDI</sub> | 2 | 1.8 | 1.7 | ns | <sup>\*</sup> Timing is based on the XC3042, for other devices see XACT timing calculator. # **CLB SWITCHING CHARACTERISTIC GUIDELINES (Continued)** Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the XACT timing calculator and used in the simulator. | | | Spe | ed Grade | -7 | 0 | -10 | 00 | -125 | | Units | |-------------------------------------------------------------------------------------------------|--------------------------------------|-------------|------------------------|------------------|-----|------------------|-----|--------------------|----------|----------------------| | Description | | Symbol | | Min | Мах | Min | Мах | Min | Max | | | Combinatorial Delay<br>Logic Variables a, b, c | , d, e, to outputs x or y | 1 | TILO | | 9 | | 7 | | 5.5 | ns | | Sequential delay Clock k to outputs x or Clock k to outputs x or through function ger | | 8 | Тско<br>Таго | | 6 | | 5 | | 4.5<br>8 | ns | | Set-up time before clock<br>Logic Variables<br>Data In<br>Enable Clock<br>Reset Direct inactive | K<br>a, b, c, d, e<br>di<br>ec<br>rd | 2<br>4<br>6 | TICK<br>TDICK<br>TECCK | 8<br>5<br>7<br>1 | | 7<br>4<br>5<br>1 | | 6<br>3<br>4.5<br>1 | | ns<br>ns<br>ns<br>ns | | Hold Time after clock k<br>Logic Variables<br>Data In<br>Enable Clock | a, b, c, d, e<br>di<br>ec | 3<br>5<br>7 | TCKI<br>TCKDI<br>TCKEC | 0<br>4<br>0 | | 0<br>2<br>0 | | 0<br>1.5<br>0 | | ns<br>ns<br>ns | | Clock Clock High time Clock Low time Max. flip-flop toggle ra | te | 11<br>12 | Tch<br>Tcl<br>Fclk | 5<br>5<br>70 | | 4<br>4<br>100 | | 3<br>3<br>125 | | ns<br>ns<br>MHz | | Reset Direct (rd) rd width delay from rd to output | ts x or y | 13<br>9 | TRPW<br>TRIO | 8 | 8 | 7 | 7 | 6 | 6 | ns<br>ns | | Global Reset (RESET P<br>RESET width (Low)<br>delay from RESET page | • | | TMRW<br>TMRQ | 25 | 23 | 21 | 19 | 20 | 17 | ns<br>ns | <sup>\*</sup>Timing is based on the XC3042, for other devices see XACT timing calculator. Note: The CLB K to Q output delay (TCKO, #8) of any CLB, plus the shortest possible interconnect delay, is always longer than the Data In hold time requirement (TCKDI, #5) of any CLB on the same die. # **IOB SWITCHING CHARACTERISTIC GUIDELINES** PROGRAM-CONTROLLED MEMORY CELLS THREE-STATE INVERT OUT OUTPUT PASSIVE PULL UP SLEW 3- STATE (OUTPUT ENABLE) D C OUTPUT BUFFER FLIP FLOP I/O PAD DIRECT IN Q D FUP FLOP Of LATCH REGISTERED IN TTL or CMOS INPUT THRESHOLD (GLOBAL RESET) PROGRAM CONTROLLED MULTIPLEXER O - PROGRAMMABLE INTERCONNECTION POINT or PIP 1105 01A 1105 27C # **IOB SWITCHING CHARACTERISTIC GUIDELINES (Continued)** Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the XACT timing calculator and used in the simulator. | | | | -7 | o | -10 | 00 | -125 | | Units | |-------------------------------------------------|----|-------------------|-----|-----|-----|-----|------|-----|-------| | Description | S | ymbol | Min | Max | Min | Мах | Min | Мах | | | Propagation Delays (Input) | | | | | | | | | | | Pad to Direct In (i) | 3 | T <sub>PID</sub> | | 6 | | 4 | | 3 | ns | | Pad to Registered In (q) with latch transparent | | TPTG | | 21 | 1 | 17 | | 16 | ns | | Clock (ik) to Registered In (q) | 4 | TIKRI | | 5.5 | | 4 | | 3 | ns | | Set-up Time (Input) | | - | | | | | | | | | Pad to Clock (ik) set-up time | 1 | T <sub>PICK</sub> | 20 | | 17 | | 16 | | ns | | Propagation Delays (Output) | | · | | | | | | | | | Clock (ok) to Pad (fast) | 7 | TOKPO | | 13 | | 10 | 1 | 9 | ns | | same (slew rate limited) | 7 | T <sub>OKPO</sub> | | 33 | | 27 | | 24 | ns | | Output (o) to Pad (fast) | 10 | TORPO | | 9 | | 6 | 1 | 5 | ns | | same (slew-rate limited) | 10 | TOPS | | 29 | | 23 | i | 20 | ns | | 3-state to Pad begin hi-Z (fast) | 9 | TTSHZ | | 8 | | 8 | | 7 | ns | | same (slew-rate limited) | 9 | TTSHZ | | 28 | | 25 | | 24 | ns | | 3-state to Pad active and valid (fast) | 8 | T <sub>TSON</sub> | | 14 | | 12 | | 11 | ns | | same (slew -rate limited) | 8 | TTSON | | 34 | | 29 | | 27 | ns | | Set-up and Hold Times (Output) | | | | | | | | | | | Output (o) to clock (ok) set-up time | 5 | Took | 10 | | 9 | | 8 | | ns | | Output (o) to clock (ok) hold time | 6 | Toko | 0 | | 0 | | 0 | | ns | | Clock | | | | | | | | | | | Clock High time | 11 | T <sub>IOH</sub> | 5 | | 4 | | 3 | | ns | | Clock Low time | 12 | TiOL | 5 | | 4 | | 3 | | ns | | Max. flip-flop toggle rate | | F <sub>CLK</sub> | 70 | : | 100 | | 125 | | MHz | | Global Reset Delays (based on XC3042) | | | | | | | | | | | RESET Pad to Registered In (q) | 13 | TRRI | | 25 | | 24 | | 23 | ns | | RESET Pad to output pad (fast) | 15 | TRPO | | 35 | | 33 | | 29 | ns | | (slew-rate limited) | 15 | TRPO | | 53 | | 45 | | 42 | ns | Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). For larger capacitive loads, see page 6-9. Typical slew rate limited output rise/fall times are approximately four times longer. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 200 pF per power/ground pin pair. For siew-rate limited outputs this total is four times larger. Exceeding this maximum capacitive load can result in ground bounce of >1.5 V amplitude, <5 ns duration, which might cause problems when the LCA drives clocks and other asynchronous signals. - 2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source. - 3. Input pad set-up time is specified with respect to the internal clock (.ik) In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized. For a more detailed description see the discussion on "LCA Performance" in the Applications Section. # **GENERAL LCA SWITCHING CHARACTERISTICS** | | | | | -70 | | -100 | | -125 | | Units | |------------|-----------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------|-------------|-----|-------------|-----|-------------|-----|----------------| | | Description | s | ymbol | Min | Мах | Min | Мах | Min | Мах | | | RESET (2) | M0, M1, M2 setup time required<br>M0, M1, M2 hold time required<br>RESET Width (Low) req. for Abort | 2<br>3<br>4 | T <sub>MR</sub><br>T <sub>RM</sub><br>T <sub>MRW</sub> | 1<br>1<br>6 | | 1<br>1<br>6 | | 0<br>1<br>6 | | μs<br>μs<br>μs | | DONE/PROG | Width (Low) required for Re-config. NIT response after D/P is pulled Low | 5<br>6 | T <sub>PGW</sub> | 6 | 7 | 6 | 7 | 6 | 7 | μs<br>μs | | PWRDWN (3) | Power Down Vcc | | V <sub>CCPD</sub> | 2.3 | | 2.3 | | 2.3 | | V | - Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. - 2. RESET timing relative to valid mode lines (M0, M1, M2) is relevant when RESET is used to delay configuration. - 3. PWRDWN transitions must occur while Vcc >4.0 V. # MASTER SERIAL MODE PROGRAMMING SWITCHING CHARACTERISTICS 1105 29 | Speed Grade | | | -7 | -70 -100 | | -125 | | Units | | | |-------------------|-------------------------------|----------|----------------------------------------|----------|-----|---------|-----|---------|-----|----------| | | Description | Symbol ! | | Min | Max | Min | Max | Min | Max | | | CCLK <sup>3</sup> | Data In setup<br>Data In hold | 1 2 | T <sub>DSCK</sub><br>T <sub>CKDS</sub> | 60<br>0 | | 60<br>0 | | 60<br>0 | | ns<br>ns | - Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. - 2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is High. - 3. Master-serial-mode timing is based on slave-mode testing. # MASTER PARALLEL MODE PROGRAMMING SWITCHING CHARACTERISTICS | | | | -70 | | -10 | -100 | | -125 | | | |------|----------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------|----------------------------|-----|----------------------------|-----|----------------------------|-----|----------------------| | | Description | s | ymbol | Min | Max | Min | Мах | Min | Мах | | | RCLK | To address valid<br>To data setup<br>To data hold<br>RCLK high<br>RCLK low | 1<br>2<br>3 | T <sub>RAC</sub> T <sub>DRC</sub> T <sub>RCD</sub> T <sub>RCH</sub> T <sub>RCL</sub> | 0<br>60<br>0<br>600<br>4.0 | 200 | 0<br>60<br>0<br>600<br>4.0 | 200 | 0<br>60<br>0<br>600<br>4.0 | 200 | ns<br>ns<br>ns<br>ns | - Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. - 2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is High. This timing diagram shows that the EPROM requirements are extremely relaxed: EPROM access time can be longer than 4000 ns. EPROM data output has no hold time requirements. #### PERIPHERAL MODE PROGRAMMING SWITCHING CHARACTERISTICS | | | | | -7 | 70 | -11 | 00 | -1 | 25 | Units | |-------|------------------------------------------------------|---|-------------------|---------|----|---------|-----|---------|-----|-----------------| | | Description | s | ymbol | Min Max | | Min | Мах | Min | Мах | | | Write | Effective Write time required (CS0 • CS1 • CS2 • WS) | 1 | T <sub>CA</sub> | 100 | | 100 | | 100 | | ns | | | DIN Setup time required<br>DIN Hold time required | 2 | T <sub>DC</sub> | 60 | | 60<br>0 | | 60<br>0 | | ns<br>ns | | | RDY/BUSY delay after end of WS | 4 | T <sub>WTRB</sub> | | 60 | | 60 | | 60 | ns | | RDY | Earliest next WS after end of BUSY | 5 | T <sub>RBWT</sub> | 0 | | 0 | | 0 | | ns | | | BUSY Low time generated | 6 | T <sub>BUSY</sub> | 2 | 9 | 2 | 9 | 2 | 9 | CCLK<br>Periods | Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. - 2. Configuration must be delayed until the INIT of all LCAs is High. - 3. Time from end of WS to CCLK cycle for the new byte of data depends on completion of previous byte processing and the phase of the internal timing generator for CCLK. - 4. CCLK and DOUT timing is tested in slave mode. This timing diagram shows very relaxed requirements: Data need not be held beyond the rising edge of WS. BUSY will go active within 60 ns after the end of WS. BUSY will stay active for several microseconds. WS may be asserted immediately after the end of BUSY. #### SLAVE MODE PROGRAMMING SWITCHING CHARACTERISTICS 1105 31 | | | | | -7 | 0 | -10 | 00 | -1: | 25 | | |------|-------------------|---|------------------|------|-----|------|-----|------|-----|-------| | | Description | S | ymbol | Min | Max | Min | Max | Min | Max | Units | | CCLK | To DOUT | 3 | T <sub>CCO</sub> | | 100 | | 100 | | 100 | ns | | | DIN setup | 1 | TDCC | 60 | | 60 | 1 | 60 | | ns | | | DIN hold | 2 | T <sub>CCD</sub> | 0 | | 0 | | 0 | | ns | | | High time | 4 | TCCH | 0.05 | | 0.05 | | 0.05 | | μs | | | Low time (Note 1) | 5 | T <sub>CCL</sub> | 0.05 | 5.0 | 0.05 | 5.0 | 0.05 | 5.0 | μs | | | Frequency | | F <sub>CC</sub> | | 10 | | 10 | | 10 | MHz | Notes: 1. The max limit of CCLK Low time is caused by dynamic circuitry inside the LCA device. - 2. Configuration must be delayed until the INIT of all LCAs is High. - 3. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. #### PROGRAM READBACK SWITCHING CHARACTERISTICS X1753 | | | | | -7 | 0 | -10 | 00 | -1 | 25 | | |-------|-----------------------------------------------------|------------------|--------------------------------------------------------------------------------|-------------------|-----|-------------------|----------|-------------------|----------|----------------------| | | Description | S | mbol | Min | Max | Min | Мах | Min | Max | Units | | RTRIG | RTRIG High | 1 | T <sub>RTH</sub> | 250 | | 250 | | 250 | | ns | | CCLK | RTRIG setup<br>RDATA delay<br>High time<br>Low time | 2<br>3<br>5<br>4 | T <sub>RTCC</sub><br>T <sub>CCRD</sub><br>T <sub>CCH</sub><br>T <sub>CCL</sub> | 200<br>0.5<br>0.5 | 100 | 200<br>0.5<br>0.5 | 100<br>5 | 200<br>0.5<br>0.5 | 100<br>5 | ns<br>ns<br>µs<br>µs | Notes: 1. During Readback, CCLK frequency may not exceed 1 MHz. - 2. RETRIG (M0 positive transition) shall not be done until after one clock following active I/O pins. - 3. Readback should not be initiated until configuration is complete. #### **PGA PIN-OUTS** <sup>=</sup> Index pin which may or may not be electrically connected to pin C2 (NC) = Pin Not Connected for XC3020, unlabeled pin = unrestricted ½O pin #### PG84 Pin-outs-XC3042, XC3030, XC3020 (NC) = Pin Not Connected for XC3042, unlabeled pin = unrestricted I/O pin PG132 Pin-outs-XC3064, XC3042-PG, -PP # PGA PIN-OUTS (cont'd) | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | _ | 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 | |---|----------------------------------------|---|-----------------------------------------| | Α | | Α | | | В | | В | | | С | | С | | | D | | D | | | Ε | <b>&amp;</b> O <b>&amp;</b> O O | E | E O O ® E | | F | | F | | | G | JÖÖÖ <b>Top view</b> ööö | G | GOOD BATTAN MEM OOD G | | Н | ®®® Component ®®○ | Н | H O BOTTOM VIEW G G G H | | J | | J | JOOM Solder Side AMAL | | K | | K | | | L | <b>0@0</b> | L | | | M | | W | _M ○○○ | | Ν | | N | | | Ρ | #################################### | Р | P \@\@\\\@\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | R | ○ | R | R O @ & O O @ & @ @ O & O @ @ O R | | Т | @@@OOOOO@OO®@@ | Т | T @@@@ ( | | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | - | 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 | (NC) = Pin Not Connected , unlabeled pin = unrestricted $\emph{VO}$ pin PG175 Pin-outs-XC3090-PG, -PP 1105 428 #### PHYSICAL DIMENSIONS 44-Pin PLCC Package 68-Pin PLCC Package # PHYSICAL DIMENSIONS (Continued) SEATING PLANE PIN NO. 1 0.045 PIN NO. 1 IDENTIFIER 0.045 x 45° 0.020 PWRDWN CCLK DOUT/IO 1.190 ± 0.005 1.000 TYP 1.154 ± 0.004 Vcc Vcc 1.120 ± 0.010 DONE RESET 0.028 33 53 $\Theta_{JA}$ = 30~35 °C/W $\Theta_{JC}$ = 3-7 °C/W 1.190 ± 0.005 TOP VIEW 84-Pin PLCC Package -0.045 $0.100 \pm 0.010$ $0.175 \pm 0.010$ LEAD PITCH 0.050 TYPICAL DIMENSIONS IN INCHES 1105 36C 2-54 # PHYSICAL DIMENSIONS (Continued) 100-Pin PQFP Package 100-Pin CQFP Package X1747 #### PHYSICAL DIMENSIONS (Continued) 132-Pin PGA Package X1159A # **PHYSICAL DIMENSIONS (Continued)** 160-Pin PQFP Package 164-Pin CQFP Package X1556 # PHYSICAL DIMENSIONS (Continued) 1105 37C 175-Pin PGA Package (Ceramic) # PHYSICAL DIMENSIONS(Continued) 175-Pin PPGA Package (Plastic) 1991 018 # XC3000 Logic Cell<sup>™</sup>Array Family # **Product Specification** #### **FEATURES** - High Performance—70-, 100- and 125-MHz Toggle Rates - Second Generation Field-Programmable Gate Array - I/O functions - · Digital logic functions - Interconnections - · Flexible array architecture - Compatible arrays, 2000 to 9000 gate logic complexity - · Extensive register and I/O capabilities - · High fan-out signal distribution - · Internal 3-state bus capabilities - · TTL or CMOS input thresholds - · On-chip oscillator amplifier - · Standard product availability - · Low-power, CMOS, static-memory technology - Performance equivalent to TTL SSI/MSI - · 100% factory pre-tested - Selectable configuration modes - Complete XACT™ development system - · Schematic Capture - · Automatic Place/Route - · Logic and Timing Simulation - Design Editor - · Library and User Macros - · Timing Calculator - XACTOR In-Circuit Verifier - · Standard PROM File Interface #### DESCRIPTION The CMOS XC3000 Logic Cell<sup>TM</sup> Array (LCA<sup>TM</sup>) family provides a group of high-performance, high-density, digital integrated circuits. Their regular, extendable, flexible, user-programmable array architecture is composed of a configuration program store plus three types of configurable elements: a perimeter of IOBs, a core array of CLBs and resources for interconnection. The general structure of an LCA device is shown in Figure 1 on the next page. The XACT development system provides schematic capture and auto place-and-route for design entry. Logic and timing simulation, and in-circuit emulation are available as design verification alternatives. The design editor is used for interactive design optimization, and to compile the data pattern that represents the configuration program. The LCA user logic functions and interconnections are determined by the configuration program data stored in internal static memory cells. The program can be loaded in any of several modes to accommodate various system requirements. The program data resides externally in an EEPROM, EPROM or ROM on the application circuit board, or on a floppy disk or hard disk. On-chip initialization logic provides for optional automatic loading of program data at power-up. Xilinx's companion XC1736 Serial Configuration PROM provides a very simple serial configuration program storage in a one-time programmable 8-pin DIP. | Basic<br>Array | Logic<br>Capacity<br>( gates) | Config-<br>urable<br>Logic<br>Blocks | Max<br>User<br>I/Os | No.<br>of<br>Pads | Program<br>Data<br>(bits) | |----------------|-------------------------------|--------------------------------------|---------------------|-------------------|---------------------------| | XC3020 | 2000 | 64 | 64 | 74 | 14,779 | | XC3030 | 3000 | 100 | 80 | 98 | 22,176 | | XC3042 | 4200 | 144 | 96 | 118 | 30,784 | | XC3064 | 6400 | 224 | 120 | 140 | 46,064 | | XC3090 | 9000 | 320 | 144 | 166 | 64,160 | The XC3000 Logic Cell Arrays are an enhanced family of Field Programmable Gate Arrays that provide a variety of logic capacities, package styles, temperature ranges and speed grades. #### **ARCHITECTURE** The perimeter of configurable I/O Blocks (IOBs) provides a programmable interface between the internal logic array and the device package pins. The array of Configurable Logic Blocks (CLBs) performs user-specified logic functions. The interconnect resources are programmed to form networks, carrying logic signals among blocks, analogous to printed circuit board traces connecting MSI/SSI packages. The blocks' logic functions are implemented by programmed look-up tables. Functional options are implemented by program-controlled multiplexers. Interconnecting networks between blocks are implemented with metal segments joined by program-controlled pass tran- sistors. These LCA functions are established by a configuration program which is loaded into an internal, distributed array of configuration memory cells. The configuration program is loaded into the LCA device at power-up and may be reloaded on command. The Logic Cell Array includes logic and control signals to implement automatic or passive configuration. Program data may be either bit serial or byte parallel. The XACT development system generates the configuration program bitstream used to configure the Logic Cell Array. The memory loading process is independent of the user logic functions. # Configuration Memory The static memory cell used for the configuration memory in the Logic Cell Array has been designed specifically for high reliability and noise immunity. Integrity of the LCA configuration memory based on this design is assured even under adverse conditions. Compared with other programming alternatives, static memory provides the best combination of high density, high performance, high reliability and comprehensive testability. As shown in Figure 2, the basic memory cell consists of two CMOS inverters plus a pass transistor used for writing and reading cell data. The cell is only written during configuration and only read during readback. During normal operation, the cell provides continuous control and the pass transistor is "off" and does not affect cell stability. This is quite different from the operation of conventional memory devices, in which the cells are frequently read and re-written. The memory cell outputs Q and $\overline{Q}$ use ground and Vcc levels and provide continuous, direct control. The additional capacitive load together with the absence of address decoding and sense amplifiers provide high stability to the cell. Due to the structure of the configuration memory Figure 2. Static Configuration Memory Cell. It is loaded with one bit of configuration program and controls one program selection in the Logic Cell Array. Figure 1. Logic Cell Array Structure. It consists of a perimeter of programmable I/O blocks, a core of configurable logic blocks and their interconnect resources. These are all controlled by the distributed array of configuration program memory cells. cells, they are not affected by extreme power-supply excursions or very high levels of alpha particle radiation. In reliability testing, no soft errors have been observed even in the presence of very high doses of alpha radiation. The method of loading the configuration data is selectable. Two methods use serial data, while three use byte-wide data. The internal configuration logic utilizes framing information, embedded in the program data by the XACT development system, to direct memory-cell loading. The serial-data framing and length-count preamble provide programming compatibility for mixes of various LCAs in a synchronous, serial, daisy-chain fashion. #### I/O Block Each user-configurable IOB shown in Figure 3, provides an interface between the external package pin of the device and the internal user logic. Each IOB includes both registered and direct input paths. Each IOB provides a programmable 3-state output buffer, which may be driven by a registered or direct output signal. Configuration options allow each IOB an inversion, a controlled slew rate and a high impedance pull-up. Each input circuit also provides input clamping diodes to provide electro-static protection, and circuits to inhibit latch-up produced by input currents. Figure 3. Input/Output Block. Each IOB includes input and output storage elements and I/O options selected by configuration memory cells. A choice of two clocks is available on each die edge. The polarity of each clock line (not each flip-flop or latch) is programmable. A clock line that triggers the flip-flop on the rising edge is an active Low Latch Enable (Latch transparent) signal and vice versa. Passive pull-up can only be enabled on inputs, not on outputs. All user inputs are programmed for TTL or CMOS thresholds. The input buffer portion of each IOB provides threshold detection to translate external signals applied to the package pin to internal logic levels. The global input-buffer threshold of the IOBs can be programmed to be compatible with either TTL or CMOS levels. The buffered input signal drives the data input of a storage element. which may be configured as either a flip-flop or a latch. The clocking polarity (rising/falling edge-triggered flip-flop, High/Low transparent latch) is programmable for each of the two clock lines on each of the four die edges. Note that a clock line driving a rising edge-triggered flip-flop makes any latch driven by the same line on the same edge Lowlevel transparent and vice versa (falling edge, High transparent). All Xilinx primitives in the supported schematic-entry packages, however, are positive edgetriggered flip-flops or High transparent latches. When one clock line must drive flip-flops as well as latches, it is necessary to compensate for the difference in clocking polarities with an additional inverter either in the flip-flop clock input or the latch-enable input. I/O storage elements are reset during configuration or by the active-Low chip RESET input. Both direct input [from IOB pin .i] and registered input [from IOB pin .q] signals are available for interconnect. For reliable operation, inputs should have transition times of less than 100 ns and should not be left floating. Floating CMOS input-pin circuits might be at threshold and produce oscillations. This can produce additional power dissipation and system noise. A typical hysteresis of about 300 mV reduces sensitivity to input noise. Each user IOB includes a programmable high-impedance pull-up resistor, which may be selected by the program to provide a constant High for otherwise undriven package pins. Although the Logic Cell Array provides circuitry to provide input protection for electrostatic discharge, normal CMOS handling precautions should be observed. Flip-flop loop delays for the IOB and logic-block flip-flops are about 3 ns. This short delay provides good performance under asynchronous clock and data conditions. Short loop delays minimize the probability of a metastable condition that can result from assertion of the clock during data transitions. Because of the short-loop-delay characteristic in the Logic Cell Array, the IOB flip-flops can be used to synchronize external signals applied to the device. Once synchronized in the IOB, the signals can be used internally without turther consideration of their clock relative timing, except as it applies to the internal logic and routing-path delays. IOB output buffers provide CMOS-compatible 4-mA source-or-sink drive for high fan-out CMOS or TTL-compatible signal levels. The network driving IOB pin .o becomes the registered or direct data source for the output buffer. The 3-state control signal [IOB pin .f] can control output activity. An open-drain-type output may be obtained by using the same signal for driving the output and 3-state signal nets so that the buffer output is enabled only for a Low. Configuration program bits for each IOB control features such as optional output register, logical signal inversion, and 3-state and slew-rate control of the output. The program-controlled memory cells of Figure 3 control the following options: - Logic Inversion of the output is controlled by one configuration program bit per IOB. - Logic 3-state control of each IOB output buffer is determined by the states of configuration program bits which turn the buffer on, or off, or select the output buffer 3-state control interconnection [IOB pin .t]. When this IOB output control signal is High, a logic one, the buffer is disabled and the package pin is high impedance. When this IOB output control signal is Low, a logic zero, the buffer is enabled and the package pin is active. Inversion of the buffer 3-state control logic sense (output enable) is controlled by an additional configuration program bit. - Direct or registered output is selectable for each IOB. The register uses a positive-edge, clocked flip-flop. The clock source may be supplied [IOB pin .ok] by either of two metal lines available along each die edge. Each of these lines is driven by an invertible buffer. - Increased output transition speed can be selected to improve critical timing. Slower transitions reduce capacitive-load peak currents of non-critical outputs and minimize system noise. - A high-impedance pull-up resistor may be used to prevent unused inputs from floating. #### Summary of I/O Options - Inputs - Direct - Flip-flop/latch - CMOS/TTL threshold (chip inputs) - · Pull-up resistor/open circuit - Outputs - · Direct/registered - Inverted/not - · 3-state/on/off - · Full speed/slew limited - 3-state/output enable (inverse) #### Configurable Logic Block The array of Configurable Logic Blocks (CLBs) provides the functional elements from which the user's logic is constructed. The logic blocks are arranged in a matrix within the perimeter of IOBs. The XC3020 has 64 such blocks arranged in 8 rows and 8 columns. The XACT development system is used to compile the configuration data which are to be loaded into the internal configuration memory to define the operation and interconnection of each block. User definition of configurable logic blocks and their interconnecting networks may be done by automatic translation from a schematic capture logic diagram or optionally by installing library or user macros. Each configurable logic block has a combinatorial logic section, two flip-flops, and an internal control section. See Figure 4. There are: five logic inputs [.a, .b, .c, .d and .e]; a common clock input [.k]; an asynchronous direct reset input [.rd]; and an enable clock [.ec]. All may be driven from the interconnect resources adjacent to the blocks. Each CLB also has two outputs [.x and .y] which may drive interconnect networks Data input for either flip-flop within a CLB is supplied from the function F or G outputs of the combinatorial logic, or the block input, data-in [.di]. Both flip-flops in each CLB share the asynchronous reset [.rd] which, when enabled and High, is dominant over clocked inputs. All flip-flops are Figure 4. Configurable Logic Block. Each CLB includes a combinatorial logic section, two flip-flops and a program memory controlled multiplexer selection of function. It has: five logic variable inputs .a, .b, .c, .d and .e. a direct data in .di an enable clock .ec a clock (invertible) .k an asynchronous reset .rd two outputs .x and .y Figure 5 5a. Combinatorial Logic Option FG generates two functions of four variables each. One variable, A, must be common to both functions. The second and third variable can be any choice of of B, C, Qx and Qy. The fourth variable can be any choice of D or E. - 5b. Combinatorial Logic Option F generates any function of five variables: A, D, E and and two choices out of B, C, Qx, Qy. - 5c. Combinatorial Logic Option FGM allows variable E to select between two functions of four variables: Both have common inputs A and D and any choice out of B, C, Qx and Qy for the remaining two variables. Option 3 can then implement some functions of six or seven variables. **Figure 6. C8BCP Macro.** The C8BCP macro (modulo-8 binary counter with parallel enable and clock enable) uses one combinatorial logic block of each option. reset by the active Low chip input, RESET, or during the configuration process. The flip-flops share the enable clock [.ec] which, when Low, recirculates the flip-flops' present states and inhibits response to the data-in or combinatorial function inputs on a CLB. The user may enable these control inputs and select their sources. The user may also select the clock net input [.k], as well as its active sense within each logic block. This programmable inversion eliminates the need to route both phases of a clock signal throughout the device. Flexible routing allows use of common or individual CLB clocking. The combinatorial-logic portion of the logic block uses a 32 by 1 look-up table to implement Boolean functions. Variables selected from the five logic inputs and two internal block flip-flops are used as table address inputs. The combinatorial propagation delay through the network is independent of the logic function generated and is spike free for single input variable changes. This technique can generate two independent logic functions of up to four variables each as shown in Figure 5a, or a single function of five variables as shown in Figure 5b, or some functions of seven variables as shown in Figure 5c. Figure 6 shows a modulo 8 binary counter with parallel enable. It uses one CLB of each type. The partial functions of six or seven variables are implemented using the input variable [.e] to dynamically select between two functions of four different variables. For the two functions of four variables each, the independent results (F and G) may be used as data inputs to either flip-flop or either logic block output. For the single function of five variables and merged functions of six or seven variables, the F and G outputs are identical. Symmetry of the F and G functions and the flip-flops allows the interchange of CLB outputs to optimize routing efficiencies of the networks interconnecting the logic blocks and IOBs. #### PROGRAMMABLE INTERCONNECT Programmable-interconnection resources in the Logic Cell Array provide routing paths to connect inputs and outputs of the I/O and logic blocks into logic networks. Interconnections between blocks are composed from a two-layer grid of metal segments. Specially designed pass transistors, each controlled by a configuration bit, form programmable interconnect points (PIPs) and switching matrices used to implement the necessary connections between selected metal segments and block pins. Figure 7 is an example of a routed net. The XACT development system provides automatic routing of these interconnections. Interactive routing (Editnet) is also available for design optimization. The inputs of the logic or IOBs are multiplexers which can be programmed to select an input network from the adjacent interconnect segments. As the switch connections to block inputs are unidirectional (as are block outputs) they are usable only for block input connection and not routing. Figure 8 illustrates routing access to logic block input variables, control inputs and block outputs. Three types of metal resources are provided to accommodate various network interconnect requirements: - General Purpose Interconnect - Direct Connection - Long Lines (multiplexed busses and wide AND gates) #### **General Purpose Interconnect** General purpose interconnect, as shown in Figure 9, consists of a grid of five horizontal and five vertical metal segments located between the rows and columns of logic and IOBs. Each segment is the "height" or "width" of a logic block. Switching matrices join the ends of these segments and allow programmed interconnections between the metal grid segments of adjoining rows and columns. The switches of an unprogrammed device are all nonconducting. The connections through the switch matrix may be established by the automatic routing or by using Editnet to select the desired pairs of matrix pins to be connected or disconnected. The legitimate switching matrix combinations for each pin are indicated in Figure 10 and may be highlighted by the use of the Show-Matrix command in XACT. Figure 7. An XACT view of routing resources used to form a typical interconnection network from CLB GA. Figure 8. XACT Development System Locations of interconnect access, CLB control inputs, logic inputs and outputs. The dot pattern represents the available programmable interconnection points (PIPs). X1198 Some of the interconnect PIPs are directional. This is indicated on the XACT design editor status line: ND is a nondirectional interconnection. D:H->V is a PIP which drives from a horizontal to a vertical line. D:V->H is a PIP which drives from a vertical to a horizontal line. D:C->T is a "T" PIP which drives from a cross of a T to the tail. D:CW is a corner PIP which drives in the clockwise direction. P0 indicates the PIP is non-conducting, P1 is "on." Special buffers within the general interconnect areas provide periodic signal isolation and restoration for improved performance of lengthy nets. The interconnect buffers are available to propagate signals in either direction on a given general interconnect segment. These bidirectional (bidi) buffers are found adjacent to the switching matrices. above and to the right and may be highlighted by the use of the "Show BIDI" command in XACT. The other PIPs adjacent to the matrices are access to or from long lines. The development system automatically defines the buffer direction based on the location of the interconnection network source. The delay calculator of the XACT development system automatically calculates and displays the block, interconnect and buffer delays for any paths selected. Generation of the simulation netlist with a worstcase delay model is provided by an XACT option. #### Direct Interconnect Direct interconnect, shown in Figure 11, provides the most efficient implementation of networks between adjacent logic or I/O Blocks. Signals routed from block to block using the direct interconnect exhibit minimum interconnect propagation and use no general interconnect resources. For each CLB, the .x output may be connected directly to the .b input of the CLB immediately to its right and to the .c input of the CLB to its left. The .y output can use direct interconnect to drive the .d input of the block immediately above and the .a input of the block below. Direct intercon- Figure 10. Switch Matrix Interconnection Options for Each Pin. Switch matrices on the edges are different. Use Show Matrix menu option in XACT Figure 9. LCA General-Purpose Interconnect. Composed of a grid of metal segments which may be interconnected through switch matrices to form networks for CLB and IOB inputs and outputs. Figure 11. CLB .X and .Y Outputs. The .x and .y outputs of each CLB have single contact, direct access to inputs of adjacent CLBs. Figure 12. X3020 Die-Edge IOBs. The X3020 die-edge IOBs are provided with direct access to adjacent CLBs. nect should be used to maximize the speed of highperformance portions of logic. Where logic blocks are adjacent to IOBs, direct connect is provided alternately to the IOB inputs [.i] and outputs [.o] on all four edges of the die. The right edge provides additional direct connects from CLB outputs to adjacent IOBs. Direct interconnections of IOBs with CLBs are shown in Figure 12. #### Long Lines The long lines bypass the switch matrices and are intended primarily for signals that must travel a long distance, or must have minimum skew among multiple destinations. Long lines, shown in Figure 13, run vertically and horizontally the height or width of the interconnect area. Each interconnection column has three vertical long lines, and each interconnection row has two horizontal long lines. Two additional long lines are located adjacent to the outer sets of switching matrices. In devices larger than the XC3020, two vertical long lines in each column are connectable half-length lines. On the XC3020, only the outer long lines are connectable half-length lines. Long lines can be driven by a logic block or IOB output on a column-by-column basis. This capability provides a common low skew control or clock line within each column of logic blocks. Interconnections of these long lines are shown in Figure 14. Isolation buffers are provided at each input to a long line and are enabled automatically by the development system when a connection is made. A buffer in the upper left corner of the LCA chip drives a global net which is available to all .k inputs of logic blocks. Using the global buffer for a clock signal provides a skewfree, high fan-out, synchronized clock for use at any or all of the I/O and logic blocks. Configuration bits for the .k input to each logic block can select this global line or another routing resource as the clock source for its flipflops. This net may also be programmed to drive the die edge clock lines for IOB use. An enhanced speed, CMOS threshold, direct access to this buffer is available at the second pad from the top of the left die edge. A buffer in the lower right corner of the array drives a horizontal long line that can drive programmed connections to a vertical long line in each interconnection column. This alternate buffer also has low skew and high fan-out. The network formed by this alternate buffer's long lines can be selected to drive the .k inputs of the logic blocks. CMOS threshold, high speed access to this buffer is available from the third pad from the bottom of the right die edge. #### Internal Busses A pair of 3-state buffers, located adjacent to each CLB, permits logic to drive the horizontal long lines. Logic operation of the 3-state buffer controls allows them to implement wide multiplexing functions. Any 3-state buffer input can be selected as drive for the horizontal long-line bus by applying a Low logic level on its 3-state control line. See Figure 15a. The user is required to avoid contention Figure 13. Horizontal and Vertical Long Lines. These long lines provide high fan-out, low-skew signal distribution in each row and column. The global buffer in the upper left die corner drives a common line throughout the LCA. X1243 which can result from multiple drivers with opposing logic levels. Control of the 3-state input by the same signal that drives the buffer input, creates an open-drain wired-AND function. A logic High on both buffer inputs creates a high impedance, which represents no contention. A logic Low enables the buffer to drive the long line Low. See Figure 15b. Pull-up resistors are available at each end of the long line to provide a High output when all connected buffers are non-conducting. This forms fast, wide gating functions. When data drives the inputs, and separate signals drive the 3-state control lines, these buffers form multiplexers (3-state busses). In this case, care must be used Figure 14. Programmable Interconnection of Long Lines. This is provided at the edges of the routing area. Three-state buffers allow the use of horizontal long lines to form on-chip wired-AND and multiplexed buses. The left two non-clock vertical long lines per column (except XC3020) and the outer perimeter long lines may be programmed as connectible half-length lines. Figure 15a. 3-State Buffers Implement a Wired-AND Function. When all the buffer 3-state lines are High, (high impedance), the pull-up resistor(s) provide the High output. The buffer inputs are driven by the control signals or a Low. X1741 Figure 15b. 3-State Buffers Implement a Multiplexer. The selection is accomplished by the buffer 3-state signal. to prevent contention through multiple active buffers of conflicting levels on a common line. Each horizontal long line is also driven by a weak keeper circuit that prevents undefined floating levels by maintaining the previous logic level when the line is not driven by an active buffer or a pull-up resistor. Figure 16 shows 3-state buffers, long lines and pull-up resistors. #### CRYSTAL OSCILLATOR Figure 16 also shows the location of an internal high speed inverting amplifier which may be used to implement an on-chip crystal oscillator. It is associated with the auxiliary buffer in the lower right corner of the die. When the oscillator is configured by MAKEBITS and connected as a signal source, two special user IOBs are also configured to connect the oscillator amplifier with external crystal oscil- lator components as shown in Figure 17. A divide by two option is available to assure symmetry. The oscillator circuit becomes active before configuration is complete in order to allow the oscillator to stabilize. Actual internal connection is delayed until completion of configuration. In Figure 17 the feedback resistor R1, between the output and input, biases the amplifier at threshold. The value should be as large as practical to minimize loading of the crystal. The inversion of the amplifier, together with the R-C networks and an AT-cut series resonant crystal, produce the 360-degree phase shift of the Pierce oscillator. A series resistor R2 may be included to add to the amplifier output impedance when needed for phase-shift control, crystal resistance matching, or to limit the amplifier input swing to control clipping at large amplitudes. Excess feedback voltage may be corrected by the ratio of C2/C1. The amplifier is designed to be used from 1 MHz to one- Figure 16. XACT Development System. An extra large view of possible interconnections in the lower right corner of the XC3020. half the specified CLB toggle frequency. Use at frequencies below 1 MHz may require individual characterization with respect to a series resistance. Crystal oscillators above 20 MHz generally require a crystal which operates in a third overtone mode, where the fundamental frequency must be suppressed by the R-C networks. When the oscillator inverter is not used, these IOBs and their package pins are available for general user I/O. #### **PROGRAMMING** #### **Initialization Phase** An internal power-on-reset circuit is triggered when power is applied. When Vcc reaches the voltage at which portions of the LCA begin to operate (nominally 2.5 to 3 V), the programmable I/O output buffers are disabled and a high-impedance pull-up resistor is provided for the user I/O pins. A time-out delay is initiated to allow the power supply voltage to stabilize. During this time the power-down mode is inhibited. The Initialization state time-out (about 11 to 33 ms) is determined by a 14-bit counter driven by a self-generated internal timer. This nominal 1-MHz timer is subject to variations with process, tempera- ture and power supply. As shown in Table 1, five configuration mode choices are available as determined by the input levels of three mode pins; M0, M1 and M2. In Master configuration modes, the LCA device becomes the source of the Configuration Clock (CCLK). The beginning of configuration of devices using Peripheral or Slave modes must be delayed long enough for their initialization to be completed. An LCA with mode lines selecting a Master configuration mode extends its initialization state using four times the delay (43 to 130 ms) to assure that all daisy-chained slave devices, which it may be driving, will be ready even if the master is very fast, and the slave(s) Table 1 | MO | <b>M</b> 1 | <b>M</b> 2 | Clock | Mode | Data | |----|------------|------------|---------|------------|-----------------------------| | 0 | 0 | 0 | active | Master | Bit Serial | | 0 | 0 | 1 | active | Master | Byte Wide Addr. = 0000 up | | 0 | 1 | 0 | | reserved | _ | | 0 | 1 | 1 | active | Master | Byte Wide Addr. = FFFF down | | 1 | 0 | 0 | _ | reserved | • | | 1 | 0 | 1 | passive | Peripheral | Byte Wide | | 1 | 1 | 0 | _ | reserved | <del>_</del> | | 1 | 1 | 1 | passive | Slave | Bit Serial | | | 44 PIN | 68 PIN | 84 | PIN | 100 | PIN | 132 PIN | 160 PIN | 164 PIN | 175 PIN | |--------------|--------|--------|------|-----|------|------|---------|---------|---------|---------| | | PLCC | PLCC | PLCC | PGA | CQFP | PQFP | PGA | PQFP | CQFP | PGA | | XTAL 1 (OUT) | 30 | 47 | 57 | J11 | 67 | 82 | P13 | 82 | 105 | T14 | | XTAL 2 (IN) | 26 | 43 | 53 | L11 | 61 | 76 | M13 | 76 | 99 | P15 | X1555 Figure 17. Crystal Oscillator Inverter. When activated in the MAKEBITS program and by selecting an output network for its buffer, the crystal oscillator inverter uses two unconfigured package pins and external components to implement an oscillator. An optional divide-by-two mode is available to assure symmetry. very slow. Figure 18 shows the state sequences. At the end of Initialization the LCA enters the Clear state where it clears the configuration memory. The active Low, opendrain initialization signal INIT indicates when the Initialization and Clear states are complete. The LCA tests for the absence of an external active Low RESET before it makes a final sample of the mode lines and enters the Configuration state. An external wired-AND of one or more INIT pins can be used to control configuration by the assertion of the active low RESET of a master mode device or to signal a processor that the LCAs are not yet initialized. If a configuration has begun, a re-assertion of RESET for a minimum of three internal timer cycles will be recognized and the LCA will initiate an abort, returning to the Clear state to clear the partially loaded configuration memory words. The LCA will then re-sample RESET and the mode lines before re-entering the Configuration state. A reprogram is initiated when a configured LCA senses a High to Low transition on the DONE/PROG package pin. The LCA returns to the Clear state where the configuration memory is cleared and mode lines re-sampled, as for an aborted configuration. The complete configuration program is cleared and loaded during each configuration program cycle. Length count control allows a system of multiple Logic Cell Arrays, of assorted sizes, to begin operation in a synchronized fashion. The configuration program generated by the MakePROM program of the XACT development system begins with a preamble of 111111110010 followed by a 24-bit 'length count' representing the total number of configuration clocks needed to complete loading of the configuration program(s). The data framing is shown in Figure 19. All LCAs connected in series read and shift preamble and length count in on positive and out on negative configuration clock edges. An LCA which has received the preamble and length count then presents a High Data Out until it has intercepted the appropriate number of data frames. When the configuration program memory of an LCA is full and the length count does not compare, the LCA shifts any additional data through, as it did for preamble and length count. When the LCA configuration memory is full and the length count compares, the LCA will execute a synchronous start-up sequence and become operational. See Figure 20. Three CCLK cycles after the completion of loading configuration data the user I/O pins are enabled as configured. As selected in MAKEBITS, the internal userlogic reset is released either one clock cycle before or after the I/O pins become active. A similar timing selection is programmable for the DONE/PROG output signal. DONE/PROG may also be programmed to be an open drain or include a pull-up resistor to accommodate wired ANDing. The High During Configuration (HDC) and Low During Configuration (LDC) are two user I/O pins which are driven active when an LCA is in its Initialization, Clear or Configure states. They and DONE/PROG provide signals for control of external logic signals such as reset, bus enable or PROM enable during configuration. For parallel Master configuration modes these signals provide PROM enable control and allow the data pins to be shared with user logic signals. User I/O inputs can be programmed to be either TTL or CMOS compatible thresholds. At power-up, all inputs Figure 18. A State Diagram of the Configuration Process for Power-up and Reprogram. have TTL thresholds and can change to CMOS thresholds at the completion of configuration if the user has selected CMOS thresholds. The threshold of PWRDWN and the direct clock inputs are fixed at a CMOS level. If the crystal oscillator is used, it will begin operation before configuration is complete to allow time for stabilization before it is connected to the internal circuitry. #### **Configuration Data** Configuration data to define the function and interconnection within a Logic Cell Array are loaded from an external storage at power-up and on a re-program signal. Several methods of automatic and controlled loading of the required data are available. Logic levels applied to mode | Device | XC3020 | XC3030 | XC3042 | XC3064 | XC3090 | |---------------------------------------------------------------|--------------------|------------------|------------------|------------------|------------------| | Gates | 2000 | 3000 | 4200 | 6400 | 9000 | | CLBs<br>Row x Col | 64<br>(8 x 8) | 100<br>(10 x 10) | 144<br>(12 x 12) | 224<br>(16 x 14) | 320<br>(20 x 16) | | IOBs | 64 | 80 | 96 | 120 | 144 | | Flip-flops | 256 | 360 | 480 | 688 | 928 | | Horizontal Long Lines | 16 | 20 | 24 | 32 | 40 | | TBUFs/Horizontal LL | 9 | 11 | 13 | 15 | 17 | | Bits per Frame<br>(including1 start and 3 | 75<br>3 stop bits) | 92 | 108 | 140 | 172 | | Frames | 197 | 241 | 285 | 329 | 373 | | Program Data =<br>Bits x Frames + 4 bits<br>(excludes header) | 14779 | 22176 | 30784 | 46064 | 64160 | | PROM size (bits) =<br>Program Data<br>+ 40-bit Header | 14819 | 22216 | 30824 | 46104 | 64200 | Figure 19. Internal Configuration Data Structure for an LCA. This shows the preamble, length count and data frames which are generated by the XACT Development System. The Length Count produced by the MAKEBIT program = [(40-bit preamble + sum of program data + 1 per daisy chain device) rounded up to multiple of 8] − (2 ≤ K ≤ 4) where K is a function of DONE and RESET timing selected. An additional 8 is added if roundup increment is less than K. K additional clocks are needed to complete start-up after length count is reached. selection pins at the start of configuration time determine the method to be used. See Table 1. The data may be either bit-serial or byte-parallel, depending on the configuration mode. Various Xilinx Field Programmable Gate Arrays have different sizes and numbers of data frames. To maintain compatibility between various device types, the Xilinx 2000 and 3000 product families use compatible configuration formats. For the XC3020, configuration requires 14779 bits for each device, arranged in 197 data frames. An additional 40 bits are used in the header. See Figure 20. The specific data format for each device is produced by the MAKEBITS command of the development system and one or more of these files can then be combined and appended to a length count preamble and be transformed into a PROM format file by the 'MAKE PROM' command of the XACT development system. A compatibility exception precludes the use of a 2000-series device as the master for 3000-series devices if their DONE or RESET are programmed to occur after their outputs become active. The "tie" option of the MAKEBITS program defines output levels of unused blocks of a design and connects these to unused routing resources. This prevents indeterminate levels that might produce parasitic supply currents. If unused blocks are not sufficient to complete the 'tie,' the FLAGNET command of EDITLCA can be used to indicate nets which must not be used to drive the remaining unused routing, as that might affect timing of user nets. NORESTORE will retain the results of TIE for timing analysis with QUERYNET before RESTORE returns the design to the untied condition. TIE can be omitted for quick breadboard iterations where a few additional milliamps of Icc are acceptable. The configuration bitstream begins with High preamble bits, a 4-bit preamble code and a 24-bit length count. When configuration is initiated, a counter in the LCA is set to zero and begins to count the total number of configuration clock cycles applied to the device. As each configuration data frame is supplied to the LCA, it is internally assembled into a data word. As each data word is completely assembled, it is loaded in parallel into one word of the internal configuration memory array. The configuration loading process is complete when the current length count equals the loaded length count and the required configuration program data frames have been written. Internal user flip-flops are held reset during configuration. \* The configuration data consists of a composite 40-bit preamble/length count, followed by one or more concatenated LCA programs, separated by 4-bit postambles. An additional final postamble bit is added for each slave device and the result rounded up to a byte boundary. The length count is two less than the number of resulting bits. Timing of the assertion of DONE and termination of the INTERNAL RESET may each be programmed to occur one cycle before or after the I/O outputs become active. 1105 06B Figure 20. Configuration and Start-up of One or More LCAs. Two user-programmable pins are defined in the unconfigured Logic Cell array. High During Configuration (HDC) and Low During Configuration (LDC) as well as DONE/PROG may be used as external control signals during configuration. In Master mode configurations it is convenient to use LDC as an active-Low EPROM Chip Enable. After the last configuration data bit is loaded and the length count compares, the user I/O pins become active. Options in the MAKEBITS program allow timing choices of one clock earlier or later for the timing of the end of the internal logic reset and the assertion of the DONE signal. The open-drain DONE/PROG output can be AND-tied with multiple LCAs and used as an active-High READY, an active-Low PROM enable or a RESET to other portions of the system. The state diagram of Figure 18 illustrates the configuration process. #### **Master Mode** In Master mode, the LCA device automatically loads configuration data from an external memory device. There are three Master modes that use the internal timing source to supply the configuration clock (CCLK) to time the incoming data. Serial Master mode uses serial configuration data supplied to Data-in (DIN) from a synchronous serial source such as the Xilinx Serial Configuration PROM shown in Figure 21. Parallel Master Low and Master High modes automatically use parallel data sup- Figure 21. Master Serial Mode. The one-time-programmable XC1736A/XC1765 Serial Configuration PROM supports automatic loading of configuration programs up to 36K/64K bits. Multiple devices can be cascaded to support additional LCAs. An early D/P inhibits the PROM data output a CCLK cycle before the LCA I/Os become active. X1549 plied to the D0–D7 pins in response to the 16-bit address generated by the LCA. Figure 22 shows an example of the parallel Master mode connections required. The LCA HEX starting address is 0000 and increments for Master Low mode and it is FFFF and decrements for Master High mode. These two modes provide address compatibility with microprocessors which begin execution from opposite ends of memory. For Master High or Low, data bytes are read in parallel by each Read Clock (RCLK) and internally serialized by the Configuration Clock. As each data byte is read, the least significant bit of the next byte, D0, becomes the next bit in the internal serial configuration word. One Master-mode LCA can be used to interface the configuration program-store and pass additional concatenated configuration data to additional LCAs in a serial daisy-chain fashion. CCLK is provided for the slaved devices and their serialized data is supplied from DOUT to DIN - DOUT to DIN etc. Figure 22. Master Parallel Mode. Configuration data are loaded automatically from an external byte wide PROM. An early D/P inhibits the PROM outputs a CCLK cycle before the LCA I/Os become active. ## Peripheral Mode Peripheral mode provides a simplified interface through which the device may be loaded byte-wide, as a processor peripheral. Figure 23 shows the peripheral mode connections. Processor write cycles are decoded from the common assertion of the active low Write Strobe (WS), and two active low and one active high Chip Selects (CSO, CS1, CS2). If all these signals are not available, the unused inputs should be driven to their respective active levels. The Logic Cell Array will accept one byte of configuration data on the D0-D7 inputs for each selected processor Write cycle. Each byte of data is loaded into a buffer register. The LCA generates a configuration clock from the internal timing generator and serializes the parallel input data for internal framing or for succeeding slaves on Data Out (DOUT). A output High on READY/BUSY pin indicates the completion of loading for each byte when the input register is ready for a new byte. As with Master modes, Peripheral mode may also be used as a lead device for a daisy-chain of slave devices. #### Slave Mode Slave mode provides a simple interface for loading the Logic Cell Array configuration as shown in Figure 24. Serial data are supplied in conjunction with a synchronizing input clock. Most Slave mode applications are in daisychain configurations in which the data input are supplied by the previous Logic Cell Array's data out, while the clock is supplied by a lead device in Master or Peripheral mode. Data may also be supplied by a processor or other special circuits. ### Daisy-Chain The XACT development system is used to create a composite configuration for selected LCAs including: a pre- Figure 23. Peripheral Mode. Configuration data are loaded using a byte-wide data bus from a microprocessor. amble, a length count for the total bitstream, multiple concatenated data programs and a postamble plus an additional fill bit per device in the serial chain. After loading and passing-on the preamble and length count to a possible daisy-chain, a lead device will load its configuration data frames while providing a High DOUT to possible down-stream devices as shown in Figure 25. Loading continues while the lead device has received its configuration program and the current length count has not reached the full value. The additional data are passed through the lead device and appear on the Data Out (DOUT) pin in serial form. The lead device also generates the Configuration Clock (CCLK) to synchronize the serial output data and data in of down-stream LCAs. Data are read in on DIN of slave devices by the positive edge of CCLK and shifted out the DOUT on the negative edge of CCLK. A parallel Master mode device uses its internal timing generator to produce an internal CCLK of 8 times its EPROM address rate, while a Peripheral mode device produces a burst of 8 CCLKs for each chip select and write-strobe cycle. The internal timing generator continues to operate for general timing and synchronization of inputs in all modes. # SPECIAL CONFIGURATION FUNCTIONS The configuration data include control over several special functions in addition to the normal user logic functions and interconnect: - · Input thresholds - · Readback disable - . DONE pull-up resistor - DONE timing - RESET timing - · Oscillator frequency divided by two Each of these functions is controlled by configuration data bits which are selected as part of the normal XACT development system bitstream generation process. 1105 198 Figure 24. Slave Mode. Bit-serial configuration data are read at rising edge of the CCLK. Data on DOUT are provided on the falling edge of CCLK. #### Input Thresholds Prior to the completion of configuration all LCA input thresholds are TTL compatible. Upon completion of configuration the input thresholds become either TTL or CMOS compatible as programmed. The use of the TTL threshold option requires some additional supply current for threshold shifting. The exception is the threshold of the PWRDWN input and direct clocks which always have a CMOS input. Prior to the completion of configuration the user I/O pins each have a high impedance pull-up. The configuration program can be used to enable the IOB pull-up resistors in the Operational mode to act either as an input load or to avoid a floating input on an otherwise unused pin. #### Readback The contents of a Logic Cell Array may be read back if it has been programmed with a bitstream in which the Readback option has been enabled. Readback may be used for verification of configuration and as a method of determining the state of internal logic nodes during debugging with the XACTOR In-Circuit debugger. There are three options in generating the configuration bitstream: - "Never" will inhibit the Readback capability. - "One-time," will inhibit Readback after one Readback has been executed to verify the configuration. - "On-command" will allow unrestricted use of Readback. Figure 25. Master Mode Configuration with Dalsy Chained Slave Mode Devices. All are configured from the common EPROM source. The Slave mode device INIT signals delay the Master device configuration until they are initialized. A well defined termination of SYSTEM RESET is needed when controlling multiple LCAs. Any XC3000 slave driven by an XC2000 master mode device must use "early D/P and early internal RESET". (The XC2000 master will not supply the extra clock required by a "late" programmed XC3000.) Readback is accomplished without the use of any of the user I/O pins; only M0, M1 and CCLK are used. The initiation of Readback is produced by a Low to High transition of the MO/RTRIG (Read Trigger) pin. The CCLK input must then be driven by external logic to read back the configuration data. The first three Low-to-High CCLK transitions clock out dummy data. The subsequent Lowto-High CCLK transitions shift the data frame information out on the M1/RDATA (Read Data) pin. Note that the logic polarity is always inverted, a zero in configuration becomes a one in Readback, and vice versa. Note also that each Readback frame has one Start bit (read back as a one) but, unlike in configuration, each Readback frame has only one Stop bit (read back as a zero). The third leading dummy bit mentioned above can be considered the Start bit of the first frame. All data frames must be read back to complete the process and return the Mode Select and CCLK pins to their normal functions. Readback data includes the current state of each internal logic block storage element, and the state of the .i and .q pins on each IOB. These data are imbedded into unused configuration bit positions during Readback. This state information is used by the XACT development system In-Circuit Verifier to provide visibility into the internal operation of the logic while the system is operating. To readback a uniform time-sample of all storage elements, it may be necessary to inhibit the system clock. # Reprogram The LCA configuration memory can be re-written while the device is operating in the user's system. To initiate a reprogramming cycle, the dual-function pin DONE/PROG must be given a High-to-Low transition. To reduce sensitivity to noise, the input signal is filtered for two cycles of the LCA internal timing generator. When re-program begins, the user-programmable I/O output buffers are disabled and high-impedance pull-ups are provided for the package pins. The device returns to the Clear state and clears the configuration memory before it indicates 'initialized'. Since this Clear operation uses chip-individual internal timing, the master might complete the clear operation and then start configuration before the slave has completed the Clear operation. To avoid this problem, the slave INIT pins are AND-wired and used to force a RESET on the master (see Figure 25). Reprogram control is often implemented using an external open-collector driver which pulls DONE/PROG Low. Once it recognizes a stable request, the Logic Cell Array will hold a Low until the new configuration has been completed. Even if the re-program request is externally held Low beyond the configuration period, the Logic Cell Array will begin operation upon completion of configuration. #### **DONE Pull-up** DONE/PROG is an open-drain I/O pin that indicates the LCA is in the operational state. An optional internal pull-up resistor can be enabled by the user of the XACT development system when MAKE BITS is executed. The DONE/PROG pins of multiple LCAs in a daisy-chain may be connected together to indicate all are DONE or to direct them all to re-program. #### **DONE Timing** The timing of the DONE status signal can be controlled by a selection in the MAKEBITS program to occur a CCLK cycle before, or after, the timing of outputs being activated. See Figure 20. This facilitates control of external functions such as a PROM enable or holding a system in a wait state. # **RESET Timing** As with DONE timing, the timing of the release of the internal RESET can be controlled by a selection in the MAKEBITS program to occur a CCLK cycle before, or after, the timing of outputs being enabled. See Figure 20. This reset maintains all user programmable flip-flops and latches in a zero state during configuration. #### Crystal Oscillator Division A selection in the MAKEBITS program allows the user to incorporate a dedicated divide-by-two flip-flop in the crystal oscillator function. This provides higher assurance of a symmetrical timing signal. Although the frequency stability of crystal oscillators is high, the symmetry of the waveform can be affected by bias or feedback drive. #### PERFORMANCE #### **Device Performance** The LCA high performance is due in part to the manufacturing process, which is similar to that used for high-speed CMOS static memories. Performance can be measured in terms of minimum propagation times for logic elements. Traditionally, the toggle frequency of a flip-flop has been used to describe the overall performance of a gate array. The configuration for determining the toggle performance of the Logic Cell Array is shown in Figure 26. The flip-flop output Q is fed back through the combinatorial logic as $\overline{\mathbf{Q}}$ to form the toggle flip-flop. Actual LCA performance is determined by the timing of critical paths, including both the fixed timing for the logic and storage elements in that path, and the timing associated with the routing of the network. Internal worst-case timing values are included in the performance data to allow the user to make the best use of the capabilities of the device. The XACT development system timing calculator or XACT generated simulation models should be used to calculate worst case paths by using actual impedance and loading information. Figure 27 shows a variety of elements which are involved in determining system performance. Actual measurement of internal timing is not practical and often only the sum of component timing is relevant as in the case of input to output. The relationship between input and output timing is arbitrary and only the total determines performance. Timing components of internal functions may be determined by measurement of differences at the pins of the package. A synchronous logic function which involves a clock to block-output, and a block-input to clock set-up is capable of higher speed operation than a logic configuration of two synchronous blocks with an extra combinatorial block level between them. System clock rates to 60% of the toggle frequency are practical for logic in which an extra combinatorial level is located between synchronized blocks. This allows implementation of functions of up to 25 variables. The use of the wired-AND is also available for wide, high-speed functions. #### Logic Block Performance Logic block performance is expressed as the propagation time from the interconnect point at the input of the combinatorial logic to the output of the block in the interconnect area. Combinatorial performance is independent of the specific logic function because of the table look-up based implementation. Timing is different when the combinatorial logic is used in conjunction with the storage element. For the combinatorial logic function driving the data input of the storage element, the critical timing is data set-up relative to the clock edge provided to the flip-flop element. The delay from the clock source to the output of the logic block is critical in the timing of signals produced by storage elements. Loading of a logic-block output is limited only by the resulting propagation delay of the larger interconnect network. Speed performance of the logic block is a function of supply voltage and temperature. See Figure 29. #### Interconnect Performance Interconnect performance depends on the routing resource used to implement the signal path. As discussed earlier, direct interconnect from block to block provides a fast path for a signal. The single metal segment used for long lines exhibits low resistance from end to end, but relatively high capacitance. Signals driven through a programmable switch will have the additional impedance of the switch added to their normal drive impedance. General-purpose interconnect performance depends on the number of switches and segments used, the presence of the bidirectional repowering buffers and the overall loading on the signal path at all points along the path. In calculating the worst-case timing for a general interconnect path the timing-calculator portion of the XACT development system accounts for all of these elements. As an approximation, interconnect timing is proportional to the summation of totals of local metal segments beyond each programmable switch. In effect, the time is a sum of R-C time each approximated by an R times the total C it drives. The R of the switch and the C of the interconnect is a function of the particular device performance grade. For a string of three local interconnects, the approximate time at the first segment, after the first switch resistance would be three units: an additional two units after the next switch plus an additional unit after the last switch in the chain. The interconnect R-C chain terminates at each re-powering buffer. The capacitance of the actual block inputs is not significant: the capacitance is in the interconnect metal and switches. See Figure 28. Figure 26. Toggle Flip-Flop. This is used to characterize device performance. 1105 21A | | | Speed Grade | -7 | 0 | -10 | 00 | -12 | 25 | Units | |-----------------------|----------------------------------------------------|----------------------------------------------------------|-----|-----|-----|-----|--------|-----|----------------| | | Description | Symbol | Min | Max | Min | Мах | Min | Max | | | Logic input to Output | Combinatorial | T <sub>ILO</sub> | | 9 | | 7 | | 5.5 | ns | | K Clock | To output<br>Logic-input setup<br>Logic-input hold | T <sub>CKO</sub><br>T <sub>ICK</sub><br>T <sub>CKI</sub> | 8 0 | 8 | 7 | 7 | 6<br>0 | 6 | ns<br>ns<br>ns | | Input/Output | Pad to input (direct) | T <sub>PID</sub> | | 6 | | 4 | | 3 | ns | | | Output to pad (fast) | T <sub>OPF</sub> | | 9 | | 6 | | 5 | ns | | | I/O clock to pad (fast) | Т <sub>ОКРО</sub> | | 13 | | 10 | | 9 | ns | Figure 27. Examples of Primary Block Speed Factors. Actual timing is a function of various block factors combined with routing factors. Overall performance can be evaluated with the XACT timing calculator or by an optional simulation. 1105 23B Figure 28. Interconnection Timing Example. Use of the XACT timing calculator or XACT-generated simulation model provides actual worst-case performance information. Figure 29. Relative Delay as a Function of Temperature, Supply Voltage and Processing Variations. Figure 30. LCA Power Distribution. 1105 24 X1045 #### **POWER** #### **Power Distribution** Power for the LCA is distributed through a grid to achieve high noise immunity and isolation between logic and I/O. Inside the LCA, a dedicated $V_{\rm CC}$ and ground ring surrounding the logic array provides power to the I/O drivers. See Figure 30. An independent matrix of $V_{\rm CC}$ and ground lines supplies the interior logic of the device. This power distribution grid provides a stable supply and ground for all internal logic, providing the external package power pins are all connected and appropriately decoupled. Typically a 0.1- $\mu F$ capacitor connected near the VCC and ground pins will provide adequate decoupling. Output buffers capable of driving the specified 4-mA loads under worst-case conditions may be capable of driving 25 to 30 times that current in a best case. Noise can be reduced by minimizing external load capacitance and reducing simultaneous output transitions in the same direction. It may also be beneficial to locate heavily loaded output buffers near the ground pads. The I/O Block output buffers have a slew-limited mode which should be used where output rise and fall times are not speed critical. Slew-limited outputs maintain their dc drive capability, but generate less external reflections and internal noise. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 500 pF per power/ground pin pair. For slew-rate limited outputs, this total is four times larger. #### **Power Consumption** The Logic Cell Array exhibits the low power consumption characteristic of CMOS ICs. For any design, Figure 31 can be used to calculate the total power requirement based on the sum of the capacitive and dc loads both external and internal. The configuration option of TTL chip input threshold requires power for the threshold reference. The power required by the static memory cells that hold the configuration data is very low and may be maintained in a power-down mode. Typically, most of power dissipation is produced by external capacitive loads on the output buffers. This load and frequency dependent power is $25 \,\mu\text{W/pF/MHz}$ per output. Another component of I/O power is the dc loading on each output pin by devices driven by the Logic Cell Array. Internal power dissipation is a function of the number and size of the nodes, and the frequency at which they change. In an LCA, the fraction of nodes changing on a given clock is typically low (10–20%). For example, in a large binary counter, the average clock cycle produces changes equal to one CLB output at the clock frequency. Typical global clock-buffer power is between 1.7 mW/MHz for the XC3020 and 3.6 mW/MHz for the XC3090. The internal capacitive load is more a function of interconnect than fanout. With a typical load of three general interconnect segments, each CLB output requires about 0.4 mW per MHz of its output frequency. Total Power = V<sub>CC</sub> • I<sub>CCO</sub> + external (dc + capacitive) + internal (CLB + IOB + long line + pull-up) Because the control storage of the Logic Cell Array is CMOS static memory, its cells require a very low standby current for data retention. In some systems, this low data retention current characteristic can be used as a method of preserving configurations in the event of a primary power loss. The Logic Cell Array has built in power-down logic which, when activated, will disable normal operation of the device and retain only the configuration data. All internal operation is suspended and output buffers are placed in their high-impedance state with no pull-ups. Power-down data retention is possible with a simple battery-backup circuit because the power requirement is extremely low. For retention at 2.4 V, the required current can be as low as 10 µA at room temperature. To force the Logic Cell Array into the Power-Down state, the user must pull the PWRDWN pin Low and continue to supply a retention voltage to the VCC pins. When normal power is restored, VCC is elevated to its normal operating voltage and PWRDWN is returned to a High. The Logic Cell Array resumes operation with the same internal sequence that occurs at the conclusion of configuration. Internal-I/O and logic-block storage elements will be reset, the outputs will become enabled and the DONE/PROG pin will be released. No configuration programming is involved. When the power supply is removed from a CMOS device, it is possible to supply some power from an input signal. The conventional electro-static input protection is implemented with diodes to the supply and ground. A positive voltage applied to an input (or output) will cause the positive protection diode to conduct and drive the $V_{\rm CC}$ connection. This condition can produce invalid power conditions and should be avoided. A large series resistor might be used to limit the current or a bipolar buffer may be used to isolate the input signal. Figure 31. LCA Power Consumption by Element. Total chip power is the sum of Vcc-lcco plus effective internal and external values of frequency dependent capacitive charging currents and duty factor dependent resistive loads. #### PIN DESCRIPTIONS #### Permanently Dedicated Pins. V<sub>cc</sub> Two to eight (depending on package type) connections to #### GND Two to eight (depending on package type) connections to ground. All must be connected. #### PWRDWN A Low on this CMOS-compatible input stops all internal activity, but retains configuration. All flip-flops and latches are reset, all outputs are 3-stated, and all inputs are interpreted as High, independent of their actual level. While PWRDWN is Low, V<sub>CC</sub> may be reduced to any value >2.3 V. When PWDWN returns High, the LCA becomes operational with DONE Low for two cycles of the internal 1-MHz clock. During configuration, PWRDWN must be High. If not used, PWRDWN must be tied to Vcc. #### RESET This is an active Low input which has three functions. Prior to the start of configuration, a Low input will delay the start of the configuration process. An internal circuit senses the application of power and begins a minimal time-out cycle. When the time-out and RESET are complete, the levels of the M lines are sampled and configuration begins. If RESET is asserted during a configuration, the LCA device is re-initialized and restarts the configuration at the termination of RESET. If RESET is asserted after configuration is complete, it provides a global asynchronous reset of all IOB and CLB storage elements of the LCA device. #### CCLK During configuration, Configuration Clock is an output of an LCA in Master mode or Peripheral mode, but an input in Slave mode. During Readback, CCLK is a clock input for shifting configuration data out of the LCA CCLK drives dynamic circuitry inside the LCA. The Low time may, therefore, not exceed a few microseconds. When used as an input, CCLK must be "parked High". An internal pull-up resistor maintains High when the pin is not being driven. #### DONE/PROG (D/P) DONE is an open-drain output, configurable with or without an internal pull-up resistor. At the completion of configuration, the LCA circuitry becomes active in a synchronous order; DONE is programmed to go active High one cycle either before or after the outputs go active. Once configuration is done, a High-to-Low transition of this pin will cause an initialization of the LCA and start a reconfiguration. #### MO/RTRIG As Mode 0, this input and M1, M2 are sampled before the start of configuration to establish the configuration mode to be used. A Low-to-High input transition, after configuration is complete, acts as a Read Trigger and initiates a Readback of configuration and storage-element data clocked by CCLK. By selecting the appropriate Readback option when generating the bitstream, this operation may be limited to a single Readback, or be inhibited altogether. #### M1/RDATA As Mode 1, this input and M0, M2 are sampled before the start of configuration to establish the configuration mode to be used. If Readback is never used, M1 can be tied directly to ground or V<sub>cc</sub>. If Readback is ever used, M1 must use a 5-k $\Omega$ resistor to ground or $V_{CC}$ , to accommodate the RDATA output. As an active Low Read Data, after configuration is complete, this pin is the output of the Readback data. #### User I/O Pins that can have special functions. #### M2 During configuration, this input has a weak pull-up resistor. Together with M0 and M1, it is sampled before the start of configuration to establish the configuration mode to be used. After configuration, this pin is a user-programmable I/O pin. #### HDC During configuration, this output is held at a High level to indicate that configuration is not yet complete. After configuration, this pin is a user-programmable I/O pin. #### LDC During Configuration, this output is held at a Low level to indicate that the configuration is not yet complete. After configuration, this pin is a user-programmable I/O pin. LDC is particularly useful in Master mode as a Low enable for an EPROM, but it must then be programmed as a High after configuration. #### INIT This is an active Low open-drain output which is held Low during the power stabilization and internal clearing of the configuration memory. It can be used to indicate status to a configuring microprocessor or, as a wired AND of several slave mode devices, a hold-off signal for a master mode device. After configuration this pin becomes a user-programmable I/O pin. #### **BCLKIN** This is a direct CMOS level input to the alternate clock buffer (Auxiliary Buffer) in the lower right corner. #### XTL<sub>1</sub> This user I/O pin can be used to operate as the output of an amplifier driving an external crystal and bias circuitry. ## XTL2 This user I/O pin can be used as the input of an amplifier connected to an external crystal and bias circuitry. The I/O Block is left unconfigured. The oscillator configuration is activated by routing a net from the oscillator buffer symbol output and by the MakeBits program. #### CSO. CS1, CS2, WS These four inputs represent a set of signals, three active Low and one active High, that are used to control configuration-data entry in the Peripheral mode. Simultaneous assertion of all four inputs generates a Write to the internal data buffer. The removal of any assertion clocks in the D0-D7 data. In Master-Parallel mode, WS and CS2 are the A0 and A1 outputs. After configuration, these pins are user-programmable I/O pins. #### **RCLK** During Master parallel mode configuration RCLK represents a "read" of an external dynamic memory device (normally not used). After configuration is complete, this pin becomes a user-programmed I/O pin. #### RDY/BUSY During Peripheral parallel mode configuration this pin indicates when the chip is ready for another byte of data to be written to it. After configuration is complete, this pin becomes a user-programmed I/O pin. #### D0--D7 This set of eight pins represents the parallel configuration byte for the parallel Master and Peripheral modes. After configuration is complete, they are user-programmed I/O pins. #### A0-A15 During Master Parallel mode, these 16 pins present an address output for a configuration EPROM. After configuration, they are user-programmable I/O pins. #### DIN During Slave or Master Serial configuration, this pin is used as a serial-data input. In the Master or Peripheral configuration, this is the Data 0 input. After configuration is complete, this pin becomes a user-programmed I/O pin. ### DOUT During configuration this pin is used to output serial-configuration data to the DIN pin of a daisy-chained slave. After configuration is complete, this pin becomes a user-programmed I/O pin. #### **TCLKIN** This is a direct CMOS-level input to the global clock buffer. This pin can also be configured as a user programmable I/O pin. However, since TCLKIN is the preferred input to the global clock net, and the global clock net should be used as the primary clock source, this pin is usually the clock input to the chip. ### Unrestricted User I/O Pins. #### I/O An I/O pin may be programmed by the user to be an Input or an Output pin following configuration. All unrestricted I/O pins, plus the special pins mentioned on the following page, have a weak pull-up resistor of 50 k $\Omega$ to 100 k $\Omega$ that becomes active as soon as the device powers up, and stays active until the end of configuration. # XC3000 Family Configuration Pin Assignments | | CONFIGURATION MODE: <m2:m1:m0></m2:m1:m0> | | | | | | ** | | | | | Г | | | | |---------------------------------------|-----------------------------------------------------|-----------------------|-------------------------------|-----------------------|----------|----------|----------|-----------|----------|----------|----------|------|---------------|----------|-------------| | CLAVE | MASTER-SER | | | NACTED LOW | 44 | 68 | 84 | 84 | 100 | 100 | 132 | 160 | 164 | 175 | USER | | SLAVE<br><1:1:1> | <0:0:0> | PERIPHERAL<br><1:0:1> | MASTER-HIGH<br><1:1:0> | MASTER-LOW<br><1:0:0> | PLCC | PLCC | PLCC | PGA | PQFP | COFP | PGA | PQFP | CQFP | PGA | OPERATION | | PWR DWN (II) | PWR DWN (I) | PWR DWN (I) | PWR DWN (I) | PWR DWN (I) | 7 | 10 | 12 | B2 | 29 | 14 | A1 | 159 | 20 | 82 | PWB DWN (I) | | VCC | I VCC | VCC PWH DWN (I) | VCC PWR DWN (I) | VCC | 12 | 18 | 22 | F3 | 41 | 26 | C8 | 20 | 42 | D9 | VCC | | M1 (HIGH) (I) | M1 (LOW) (I) | M1 (LOW) (I) | M1 (HIGH) (I) | M1 (LOW) (I) | 16 | 25 | 31 | J2 | 52 | 37 | B13 | 40 | 62 | B14 | RDATA | | M0 (HIGH) (I) | M0 (LOW) (I) | M0 (HIGH) (I) | M0 (LOW) (I) | M0 (LOW) (I) | 17 | 26 | 32 | L1 | 54 | 39 | A14 | 42 | 64 | B15 | RTRIG (I) | | M2 (HIGH) (I) | M2 (LOW) (I) | | M2 (HIGH) (I) | M2 (HIGH) (I) | 18 | 27 | 33 | K2 | 56 | 41 | C13 | 44 | 66 | C15 | 1/0 | | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | 19 | 28 | 34 | КЗ | 57 | 42 | B14 | 45 | 67 | E14 | vo | | LOC (LOW) | LDC (LOW) | LDC (LOW) | LDC (LOW) | LDC (LOW) | 20 | 30 | 36 | L3 | 59 | 44 | D14 | 49 | 71 | D16 | vo | | INIT * | INIT | INIT | INIT | INIT | 22 | 34 | 42 | K6 | 65 | 50 | G14 | 59 | 81 | H15 | νo | | GND | GND | GND | GND | GND | 23 | 35 | 43 | J6 | 66 | 51 | H12 | 19 | 83 | J14 | GND | | G 8 4 3 5 5 7 | 7 3 3 7 3 7 | A 3 8 8 4 9 | 1. 87 % 8 % | V 40 X 3 3 3 . | 26 | 43 | 53 | L11 | 76 | 61 | M13 | 76 | 99 | P15 | XTL2 OR I/O | | RESET (I) | RESET (I) | RESET (I) | RESET (I) | RESET (I) | 27 | 44 | 54 | K10 | 78 | 63 | P14 | 78 | 101 | R15 | RESET (1) | | DONE | DONE | DONE | DONE | DONE | 28 | 45 | 55 | J10 | 80 | 65 | N13 | 80 | 103 | R14 | PROGRAM (I) | | 8 3 2 5 3 | | DATA 7 (I) | DATA 7 (I) | DATA 7 (I) | | 46 | 56 | K11 | 81 | 66 | M12 | 81 | 104 | N13 | 10 | | | and the second of the second | <u> </u> | | 11 4 2 5 6 | 30 | 47 | 57 | J11 | 82 | 67 | P13 | 82 | 105 | T14 | XTL1 OR I/O | | | | DATA 6 (I) | DATA 6 (I) | DATA 6 (I) | | 48 | 58 | H10 | 83 | 68 | N†1 | 86 | 109 | P12 | VÕ | | | | DATA 5 (I) | DATA 5 (I) | DATA 5 (I) | L | 49 | 60 | F10 | 87 | 72 | M9 | 92 | 115 | T11 | VO | | | | CSO (I) | 227 | 40 - 70 | - | 50 | 61 | G10 | 88 | 73 | N9 | 93 | 116 | Rio | VO. | | | | DATA 4 (I) | DATA 4 (I) | DATA 4 (I) | 1 | 51 | 62 | G11 | 89 | 74 | N8<br>M8 | 98 | 121 | FI9 | VO | | vcc | VCC | VCC<br>DATA 3 (I) | VCC<br>DATA 3 (I) | VCC DATA 3 (I) | 34 | 52<br>53 | 64<br>65 | F9<br>F11 | 91 | 76<br>77 | N7 | 100 | 123 | N9<br>P8 | VCC | | | | CSI (I) | DATAS(I) | <del> </del> | <u> </u> | 54 | 66 | E11 | 93 | 78 | P6 | 103 | 126 | R8 | νo | | 병사 수업원. | a 1885 na 18 18 18 18 18 18 18 18 18 18 18 18 18 | DATA 2 (I) | | DATA 2 (I) | - | 55 | 67 | E10 | 94 | 79 | M6 | 108 | 131 | R7 | νο | | | | DATA 1 (I) | DATA 1 (I) | | | 56 | 70 | D10 | 98 | 83 | M5 | 114 | 137 | R5 | νo | | | | RDY/BUSY | ACLK | RCLK | - | 57 | 71 | C11 | 99 | 84 | N4 | 115 | 138 | P5 | νo | | DIN (I) | DIN (I) | DATA (III) | | | 38 | 58 | 72 | B11 | 100 | 85 | N2 | 119 | 143 | R3 | νo | | DOUT | DOUT | DOUT | DOUT | DOUT | 39 | 59 | 73 | C10 | 1 | B6 | M3 | 120 | 144 | N4 | vo | | CCLK (I) | CCLK | CCLK | CCLK | CCLK | 40 | 60 | 74 | A11 | 2 | 87 | P1 | 121 | 145 | R2 | CCLK (I) | | · · · · · · · · · · · · · · · · · · · | 1 3 0 1 2 3 | WS (I) | A0 | A0 | | 61 | 75 | B10 | 5 | 90 | M2 | 124 | 148 | P2 | VO | | | | CS2 (I) | A1 | A1 | | 62 | 76 | B9 | 6 | 91 | N1 | 125 | 149 | МЗ | vo | | | | | A2 | A2 | | 63 | 77 | A10 | 8 | 93 | L2 | 128 | 152 | P1 | VO | | | | | A3 | A3 | | 64 | 78 | A9 | 9 | 94 | L1 | 129 | 153 | N1 | VO | | 美华 机金属流流 | . * : | 医氯甲基 医皮肤 | A15 | A15 | | 65 | 81 | B6 | 12 | 97 | K1 | 132 | 156 | M1 | ₩0 | | 医多乳蛋白质 | | 8 5 G 8 8 9 1 | A4 | A4 | | 66 | 82 | B7 | 13 | 98 | J2 | 133 | 157 | L2 | 1/0 | | 使复数有意义 | | 그 프랑스탈 | A14 | A14 | | 67 | 83 | A7 | 14 | 99 | Н1 | 136 | 160 | K2 | νo | | | <u> </u> | <u> </u> | A5 | A5 | ļ | 68 | 84 | C7 | 15 | 100 | H2 | 137 | 161 | K1 | <i>V</i> O | | GND | GND | GND | GND | GND | 1 | 1 | 1 | C6 | 16<br>17 | 1 | H3 | 139 | 164 | J3 | GND<br>VO | | | 医最重量医量 | 英多位语品值 | A13 | A13 | ⊢ | 3 | 3 | A6<br>A5 | 18 | 2 | G2<br>G | 141 | 3 | H2 | VO | | 法特法的人 | 网络真木属虫 | 医艾克克氏疗法 | A6 | A6 | ├ | 4 | 4 | B5 | 19 | 3 | F2 | 147 | 8 | F2 | 10 | | 1. 电影话电影 | | 구경 등 등 중 수 | A12<br>A7 | A12<br>A7 | ┰ | 5 | 5 | C5 | 20 | 5 | E1 | 148 | | E1 | νο | | 电压电机 香蘭 | 法裁判法监禁 | | A11 | A11 | | 6 | 8 | A3 | 23 | 8 | Di | 151 | 12 | Di | vo | | | | [보존 환환점기 | A11 | AB | $\vdash$ | 7 | 9 | A2 | 24 | 9 | D2 | 152 | 13 | C1 | vo | | 医皮肤溶液液 | 身条的医多型 | | A10 | A10 | | 8 | 10 | B3 | 25 | 10 | B1 | 155 | 16 | E3 | vo | | | 电影斯斯多普通 | | A9 | A9 | t | 9 | 11 | A1 | 26 | 11 | C2 | 156 | 17 | C2 | vo | | | | | | | 1 | X | X | X | X | X | | | <del></del> - | <b>-</b> | XC3020 | | REPRESENTS A 50-kΩ TO 100-kΩ PULL-UP | | | | | X | X | Х | X | X | . X | | | | | XC3030 | | | * INIT IS AN OPEN DRAIN OUTPUT DURING CONFIGURATION | | | | | | × | х | х | X | х | | | | XC3042 | | | | | PUT DURING CONF | IGURATION | | | х | | | | Х | | | | XC3064 | | | ** | NTS AN INPUT | | | | | X"* | | | | | Х | Х | X | XC3090 | | | ** *** **** | MULTIPO FOR THE | V 0 0 0 0 4 1 V 0 0 0 0 0 0 1 | CCCO COOM | | | | | | | | | | | | X X X AVAILABLE PACKAGES 1105 25D Note: Pin assignments of "PGA Footprint" PLCC sockets and PGA packages are not electrically identical. Generic I/O pins are not shown. <sup>(</sup>I) REPRESENTS AN INPUT <sup>\*\*</sup> PIN ASSIGNMENTS FOR THE XC3064/XC3090 DIFFER FROM THOSE SHOWN. SEE PAGE 2-35. <sup>\*\*\*</sup> PERIPHERAL MODE AND MASTER PARALLEL MODE ARE NOT SUPPORTED IN THE PC44 PACKAGE. SEE PAGE 2-33. #### **XC3000 FAMILY PIN ASSIGNMENTS** Xilinx offers the five different devices of the XC3000 family in a variety of surface-mount and through-hole package types, with pin counts from 44 to 175. Each chip is offered in several package types to accommodate the available pc board space and manufacturing technology. Most package types are also offered with different chips to accommodate design changes without the need for pc board changes. Note that there is no perfect match between the number of bonding pads on the chip and the number of pins on a package. In some cases, the chip has more pads than there are pins on the package, as indicated by the information ("unused" pads) below the line in the following table. The IOBs of the unconnected pads can still be used as storage elements if the specified propagation delays and set-up times are acceptable. In other cases, the chip has fewer pads than there are pins on the package; therefore, some package pins are not connected (n.c.), as shown above the line in the following table. | | | | Number | of Package P | ins | | | | |--------|------|-----------|-----------|--------------|-----------|-----------|----------|--------| | Device | Pads | 44 | 68 | 84 | 100 | 132 | 164 | 175 | | XC3020 | 74 | | 6 unused | 10 n.c. | 26 n.c. | - | _ | _ | | XC3030 | 98 | 54 unused | 30 unused | 14 unused | 2 n.c. | | _ | _ | | XC3042 | 118 | _ | _ | 34 unused | 18 unused | 14 n.c. | _ | | | XC3064 | 142 | _ | | 58 unused | _ | 10 unused | _ | | | XC3090 | 166 | _ | _ | 82 unused | _ | <u></u> | 2 unused | 9 n.c. | | | | | | | | | | | ### XC3000 Family 44-Pin PLCC Pinouts | Pin No. | XC3030 | | |---------|------------|---| | 1 | GND | | | 2 | VO | | | 3 | VO | _ | | 4 | 1/0 | | | 5 | VO | | | 6 | 1/0 | | | 7 | PWRDWN | | | 8 | TCLKIN-I/O | | | 9 | VO | | | 10 | 10 | | | 11 | VO. | | | 12 | VCC | | | 13 | VO | | | 14 | 1/0 | | | 15 | νo | | | 16 | M1-RDATA | | | 17 | Mo-RTRIG | | | 18 | M2-I/O | | | 19 | HDC-I/O | | | 20 | EDC-I/O | | | 21 | VO | | | 22 | INIT-VO | | | Pin No. | XC3030 | |---------|-------------------| | 23 | GND | | 24 | νο | | 25 | νο | | 26 | XTL2(IN)-I/O | | 27 | RESET | | 28 | DONE-PGM | | 29 | 1/0 | | 30 | XTL1(OUT)-BCLK-VO | | 31 | I/O | | 32_ | νο | | 33 | l vo | | 34 | vcc | | 35 | VO | | 36 | VO | | 37 | I/O | | 38 | DIN-I/O | | 39 | DOUT-VO | | 40 | CCLK | | 41 | VO | | 42 | VO | | 43 | VO | | 44 | vo | Peripheral mode and Master Parallel mode are not supported in the PC44 package # XC3000 Family 68-Pin PLCC, 84-Pin PLCC and PGA Pinouts | 68 PLCC | XC-3020*<br>XC-3030, XC-3042 | 84 PLCC | 84 PGA | |---------|------------------------------|---------|--------| | 10 | PWRDN | 12 | B2 | | 11 | TCLKIN-I/O | 13 | C2 | | 12 | VO | 14 | B1 | | 13 | I/O | 15 | C1 | | 14 | VO | 16 | D2 | | _ | 1/0 | 17 | D1 | | 15 | VO | 18 | E3 | | 16 | VO | 19 | E2 | | | 1/0* | 20 | E1 | | 17 | VO | 21 | F2 | | 18 | VCC | 22 | F3 | | 19 | VO | 23 | G3 | | _ | VO | 24 | G1 | | 20 | νo | 25 | G2 | | _ | VO | 26 | F1 | | 21 | VO | 27 | H1 | | 22 | VO | 28 | H2 | | 23 | VQ | 29 | J1 | | 24 | VO | 30 | K1 | | 25 | M1-RDATA | 31 | J2 | | 26 | MO-RTRIG | 32 | L1 | | 27 | M2-I/O | 33 | K2 | | 28 | HDC-I/O | 34 | КЗ | | 29 | VO | 35 | L2 | | 30 | LDC-VO | 36 | L3 | | | I/O* | 37 | K4 | | | I/O* | 38 | L4 | | 31 | VO | 39 | J5 | | 32 | I/O | 40 | K5 | | 33 | I/O | 41 | L5 | | 34 | INIT-VO | 42 | K6 | | 35 | GND | 43 | J6 | | 36 | VO | 44 | J7 | | 37 | VO | 45 | L7 | | 38 | I/O | 46 | K7 | | 39 | VO | 47 | Ĺ6 | | | I/O* | 48 | L8 | | | l/O* | 49 | K8 | | 40 | 1/0 | 50 | L9 | | 41 | VO | 51 | L10 | | 42 | VO | 52 | K9 | | 43 | XTL2(IN)-I/O | 53 | L11 | | 68 PLCC | XC-3020*<br>XC-3030, XC-3042 | 84 PLCC | 84 PGA | |---------|------------------------------|---------|------------| | 44 | RESET | 54 | K10 | | 45 | DONE-PG | 55 | J10 | | 46 | D7-VO | 56 | K11 | | 47 | XTL1(OUT)-BCLKIN-VO | 57 | J11 | | 48 | D6-1/O | 58 | H10 | | | VO | 59 | H11 | | 49 | D5-VO | 60 | F10 | | 50 | CSO-VO | 61 | G10 | | 51 | D4-VO | 62 | G11 | | | VO | 63 | G9 | | 52 | VCC | 64 | F9 | | 53 | D3-I/O | 65 | F11 | | 54 | CS1-VO | 66 | E11 | | 55 | D2-VO | 67 | E10 | | | VO | 68 | E9 | | | I/O* | 69 | D11 | | 56 | D1-VO | 70 | D10 | | 57 | RDY/BUSY-RCLK-VO | 71 | C11 | | 58 | D0-DIN-VO | 72 | B11 | | 59 | DOUT-VO | 73 | C10 | | 60 | CCLK | 74 | A11 | | 61 | A0-WS-VO | 75 | B10 | | 62 | A1-CS2-VO | 76 | B9 | | 63 | A2-VO | 77 | A10 | | 64 | A3-I/O | 78 | A9 | | - 04 | VO* | 79 | B8 | | | I/O* | 80 | A8 | | 65 | A15-VO | 81 | B6 | | 66 | A15-1/O | 82 | B7 | | 67 | A14-I/O | 83 | A7 | | 68 | A5-I/O | 84 | C7 | | 1 | | | | | | GND | 1 | C6 | | 2 | A13-I/O | 2 | A6<br>A5 | | 3 | A6-I/O | 3 | | | 4 | A12-VO | 4 | B5 | | 5 | A7-I/O | 5 | C5 | | | I/O* | 6 | A4 | | | I/O* | 7 | B4 | | 6 | A11-VO | 8 | A3 | | 7 | A8-I/O | 9 | A2 | | 8 | A10-VO | 10 | B3 | | 9 | A9-I/O | 11 | <b>A</b> 1 | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. <sup>\*</sup> This table describes the pinouts of three different chips in two different packages. The second column lists 84 of the 118 pads on the XC3042 (and 84 of the 98 pads on the XC3030) that are connected to the 84 package pins. Ten pads indicated by an asterisk, do not exist on the XC3020, which has 74 pads; therefore the corresponding pins on the 84-pin packages have no connections to an XC3020. Six pads, indicated by a dash (–) in the 68 PLCC column, have no connections to the 68 PLCC package, but are connected to the 84-pin package. (See table on page 2-32.) # XC3064/XC3090 84-Pin PLCC Pinouts | PLCC<br>Pin Number | XC3064, XC3090 | |--------------------|----------------| | 12 | PWRDN | | 13 | TCLKIN-I/O | | 14 | VO | | 15 | VO | | 16 | VO | | 17 | I/O | | 18 | VO | | 19 | 1/0 | | 20 | VO | | 21 | GND* | | 22 | VCC | | 23 | VO | | 24 | VO | | 25 | I/O | | 26 | VO | | 27 | VO | | 28 | VO | | 29 | VO | | 30 | VO | | 31 | M1-RDATA | | 32 | MO-RTRIG | | 33 | M2-VO | | 34 | HDC-I/O | | 35 | i/O | | 36 | LDC-VO | | 37 | VO | | 38 | VO | | 39 | VO | | 40 | 1/0 | | 41 | INIT/I/O* | | 42 | VCC* | | 43 | GND | | 44 | νo | | 45 | 1/0 | | 46 | NO | | 47 | VO | | 48 | VO | | 49 | 1/0 | | 50 | NO | | 51 | VO | | 52 | VO | | 53 | XTL2(IN)-I/O | | | | | PLCC<br>Pin Number | XC3064, XC3090 | |--------------------|---------------------| | 54 | RESET | | 55 | DONE-PG | | 56 | D7-I/O | | 57 | XTL1(OUT)-BCLKIN-VO | | 58 | D6-I/O | | 59 | vo | | 60 | D5-I/O | | 61 | <u>CS0</u> -1/O | | 62 | D4-VO | | 63 | VO | | 64 | VCC | | 65 | GND* | | 66 | D3-I/O* | | 67 | CS1-I/O∗ | | 68 | D2-I/O* | | 69 | VO | | 70 | D1-VO | | 71 | RDY/BUSY-RCLK-VO | | 72 | D0-DIN-I/O | | 73 | DOUT-VO | | 74 | CCLK | | 75 | AO-WS-VO | | 76 | A1-CS2-I/O | | 77 | A2-I/O | | 78 | A3-I/O | | 79 | 1/0 | | 80 | VO | | B1 | A15-I/O | | 82 | A4-VO | | 83 | A14-I/O | | 84 | A5-I/O | | 1 | GND | | 2 | VCC* | | 3 | A13-I/O* | | 4 | A6-I/O* | | 5 | A12-VO* | | 6 | A7-VO* | | 7 | VO VO | | 8 | A11-VO | | 9 | A8-I/O | | 10 | A10-VO | | 11 | A9-VO | | L | M9-1/O | Unprogrammed IOBs have a default pull-up. This prevents an undfined pad level for unbonded or unused IOBs. Programmed ouptuts are default slew-rate limited. DEVICE POWER MUST BE LESS THAN 1 WATT. \* Different pin definition than 3020/3030/3042 PC84 package # XC3000 Family 100-Pin QFP Pinouts | Pir | n No. | XC3020 | |------|-------|------------------| | CQFP | PQFP | XC3030<br>XC3042 | | 1 | 16 | GND | | 2 | 17 | A13-I/O | | 3 | 18 | A6-I/O | | 4 | 19 | A12-I/O | | 5 | 20 | A7-I/O | | 6 | 21 | 1/0∗ | | 7 | 22 | 1/0* | | 8 | 23 | A11-I/O | | 9 | 24 | A8-I/O | | 10 | 25 | A10-I/O | | 11 | 26 | A9-I/O | | 12 | 27 | VCC* | | 13 | 28 | GND* | | 14 | 29 | PWRDN | | 15 | 30 | TCLKIN-I/O | | 16 | 31 | 1/0** | | 17 | 32 | 1/0* | | 18 | 33 | 1/0* | | 19 | 34 | 1/0 | | 20 | 35 | 1/0 | | 21 | 36 | VO | | 22 | 37 | I/O | | 23 | 38 | 1/0 | | 24 | 39 | I/O | | 25 | 40 | I/O | | 26 | 41 | VCC | | 27 | 42 | 1/0 | | 28 | 43 | VO | | 29 | 44 | 1/0 | | 30 | 45 | VO | | 31 | 46 | 1/0 | | 32 | 47 | 1/0 | | 33 | 48 | 1/0 | | 24 | 40 | 1/0 | | Pin No. | | XC3020 | |---------|------|------------------| | CQFP | PQFP | XC3030<br>XC3042 | | 35 | 50 | I/O* | | 36 | 51 | I/O* | | 37 | 52 | M1-RD | | 38 | 53 | GND∗ | | 39 | 54 | MO-RT | | 40 | 55 | VCC* | | 41 | 56 | M2-1/O | | 42 | 57 | HDC-VO | | 43 | 58 | 1/0 | | 44 | 59 | LDC-vo | | 45 | 60 | I/O* | | 46 | 61 | 1/0* | | 47 | 62 | VO | | 48 | 63 | 1/0 | | 49 | 64 | I/O | | 50 | 65 | īNIT-I/O | | 51 | 66 | GND | | 52 | 67 | 1/0 | | 53 | 68 | 1/0 | | 54 | 69 | 1/0 | | 55 | 70 | 1/0 | | 56 | 71 | I/O | | 57 | 72 | 1/0 | | 58 | 73 | 1/0 | | 59 | 74 | I/O* | | 60 | 75 | 1/0* | | 61 | 76 | XTAL2-I/O | | 62 | 77 | GND* | | 63 | 78 | RESET | | 64 | 79 | VCC* | | 65 | 80 | DONE-PG | | 66 | 81 | D7-I/O | | 67 | 82 | BCLKIN-XTAL1-I/O | | 68 | 83 | D6-I/O | | Pii | n No. | XC3020 | |------|-------|-------------------| | CQFP | POFP | XC3030<br>XC3042 | | 69 | 84 | I/O* | | 70 | 85 | 1/0* | | 71 | 86 | VO | | 72 | 87 | D5-VO | | 73 | 88 | CS0-I/O | | 74 | 89 | D4-I/O | | 75 | 90 | I/O | | 76 | 91 | vcc | | 77 | 92 | D3-I/O | | 78 | 93 | CST-I/O | | 79 | 94 | D2-I/O | | 80 | 95 | 1/0 | | B1 | 96 | I/O* | | 82 | 97 | 1/0+ | | 83 | 98 | D1-VO | | 84 | 99 | RCLK-BUSY/ADY-I/O | | 85 | 100 | DO-DIN-I/O | | 86 | 1 | DOUT-I/O | | 87 | 2 | CCLK | | 88 | 3 | VCC* | | 89 | 4 | GND* | | 90 | 5 | AO-WS-VO | | 91 | 6 | A1-CS2-I/O | | 92 | 7 | 1/0** | | 93 | 8 | A2-VO | | 94 | 9 | A3-I/O | | 95 | 10 | I/O* | | 96 | 11 | VO* | | 97 | 12 | A15-I/O | | 98 | 13 | A4-I/O | | 99 | 14 | A14-I/O | | 100 | 15 | A5-VO | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. <sup>\*</sup> This table describes the pinouts of three different chips in two different packges. The third column lists 100 of the 118 pads on the XC3042 that are connected to the 100 package pins. Two pads, indicated by double asterisks, do not exist on the XC3030, which has 98 pads; therefore the corresponding pins have no connections. Twenty-six pads, indicated by single or double asterisks, do not exist on the XC3020, which has 74 pads; therefore, the corresponding pins have no connections. (See table on page 2-33.) # XC3000 Family 132-Pin Ceramic and Plastic PGA Pinouts | PGA Pin<br>Number | XC-3042<br>XC-3064 | PGA Pin<br>Number | XC-3042<br>XC-3064 | PGA Pin<br>Number | XC-3042<br>XC-3064 | PGA Pin<br>Number | XC-3042<br>XC-3064 | |-------------------|--------------------|-------------------|--------------------|-------------------|--------------------|-------------------|--------------------| | C4 | GND | B13 | M1-RD | P14 | RESET | M3 | DOUT-I/O | | A1 | PWRDN | C11 | GND | M11 | VCC | P1 | CCLK | | C3 | VO-TCLKIN | A14 | Mo-RT | N13 | DONE-PG | M4 | VCC | | B2 | νο | D12 | VCC | M12 | D7-I/O | L3 | GND | | В3 | VO | C13 | M2-I/O | P13 | XTAL1-I/O-BCLKIN | M2 | A0-WS-1/O | | A2 | I/ <b>O</b> * | B14 | HDC-I/O | N12 | VO | N1 | A1-CS2-VO | | 84 | VO | C14 | 1/0 | P12 | VO | M1 | 1/0 | | C5 | VO. | E12 | I/O | N11 | D6-I/O | КЗ | VO | | A3 | I/O* | D13 | 1/0 | M10 | νο | L2 | A2-I/O | | A4 | VO | D14 | LDC-I/O | P11 | I/O* | L1 | A3-I/O | | B5 | I/O | E13 | I/O* | N10 | VO | K2 | νo | | C6 | vo | F12 | VO | P10 | 1/0 | J3 | 1/0 | | A5 | VO | E14 | 1/0 | M9 | D5-I/O | K1 | A15-I/O | | B6 | VO | F13 | 1/0 | N9 | <u>CS0</u> -I/O | J2 | A4-I/O | | A6 | I/O | F14 | 1/0 | P9 | I/O* | J1 | I/ <b>O</b> * | | 87 | I/O | G13 | 1/0 | P8 | I/O* | H1 | A14-VO | | C7 | GND | G14 | īNIT-I/O | N8 | D4-VO | H2 | A5-I/O | | C8 | VCC | G12 | VCC | P7 | 1/0 | H3 | GND | | A7 | VO | H12 | GND | M8 | VCC | G3 | VCC | | B8 | VO | H14 | 1/0 | M7 | GND | G2 | A13-I/O | | A8 | 1/0 | H13 | 1/0 | N7 | D3-I/O | G1 | A6-I/O | | A9 | VO | J14 | 1/0 | P6 | CS1-I/O | F1 | I/O* | | B9 | 1/0 | J13 | NO | N6 | I/O* | F2 | A12-I/O | | C9 | I/O | K14 | I/O | P5 | I/O* | E1 | A7-I/O | | A10 | VO | J12 | 1/0 | M6 | D2-I/O | F3 | VO | | B10 | VO | K13 | 1/0 | N5 | 1/0 | E2 | VO | | A11 | I/O* | L14 | I/O* | P4 | VO | Dt | A11-1/O | | C10 | VO | L13 | 1/0 | P3 | 1/0 | D2 | A8-VO | | B11 | 1/0 | K12 | vo | M5 | D1-VO | E3 | | | A12 | I/O* | M14 | 1/0 | N4 | HCLK-BUSY/RDY-I/O | C1 | VO | | B12 | 1/0 | N14 | 1/0 | P2 | I/O | B1 | A10-1/O | | A13 | I/O* | M13 | XTAL2(IN)-I/O | N3 | 1/0 | C2 | A9-I/O | | C12 | 1/0 | L12 | GND | N2 | D0-DIN-I/O | D3 | VCC | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. <sup>\*</sup> Indicates unconnected package pins (14) for the XC3042. # XC3000 Family 160-Pin PQFP Pinouts | PQFP<br>In Number | XC3064<br>XC3090 | PQFP<br>Pin Number | XC3064<br>XC3090 | |-------------------|------------------|--------------------|------------------| | 1 | νο* | 41 | GND | | 2 | VO* | 42 | Mo-RTRIC | | 3 | VO* | 43 | vcc | | 4 | VO. | 44 | M2-VO | | 5 | VO | 45 | HDC-VO | | 6 | VO | 46 | VO | | 7 | VO. | 47 | VO | | 8 | 1/0 | 48 | 1/0 | | 9 | 1/0 | 49 | LDC-VO | | 10 | VO | 50 | I/O* | | 11 | 1/0 | 51 | VO* | | 12 | 1/0 | 52 | VO | | 13 | VO | 53 | 1/0 | | 14 | I/O | 54 | VO | | 15 | VO | 55 | VO | | 16 | VO | 56 | VO | | 17 | VO | 57 | VO | | 18 | l/O | 58 | 1/0 | | 19 | GND | 59 | TNIT-VO | | 20 | VCC | 60 | VCC | | 21 | VO* | 61 | GND | | 22 | NO | 62 | vo | | 23 | VO | 63 | 1/0 | | 24 | 1/0 | 64 | VO | | 25 | VO. | 65 | 1/0 | | 26 | VO | 66 | Ю | | 27 | VO | 67 | VO | | 28 | VO | 68 | 1/0 | | 29 | νο | 69 | VO | | 30 | VO | 70 | 1/0 | | 31 | VO | 71 | VO | | 32 | Ю | 72 | 1/0 | | 33 | VO | 73 | Ю | | 34 | VO | 74 | VO | | 35 | VO | 75 | VO* | | 36 | VO | 76 | XTAL2-IX | | 37 | VO | 77 | GND | | 38 | VO* | 78 | RESET | | 39 | <b>V</b> O* | 79 | VCC | | 40 | M1-RDATA | 80 | DONE/PO | | PQFP<br>Pin Number | XC3064<br>XC3090 | PQFP<br>Pin Number | XC3064<br>XC3090 | |--------------------|------------------|--------------------|------------------| | | | | | | 81 | D7-I/O | 121 | CCLK | | 82 | XTAL1-VO-BCLKIN | 122 | VCC | | 83 | vo* | 123 | GND | | 84 | <u> 10</u> | 124 | A0-WS-1/O | | 85 | νο | 125 | A1-CS2-I/O | | 86 | D6-I/O | 126 | vo | | 87 | VO | 127 | VO | | 88 | νο | 128 | A2-I/O | | 89 | VO | 129 | A3-I/O | | 90 | NO | 130 | VO | | 91 | VO. | 131 | VO | | 92 | D5-I/O | 132 | A15-VO | | 93 | CS0-10 | 133 | A4-VO | | 94 | <i>V</i> O∗ | 134 | vo | | 95 | VO* | 135 | vo | | 96 | VO | 136 | A14-VO | | 97 | νo | 137 | A5-1/O | | 98 | D4-I/O | 138 | VO* | | 99 | Ю | 139 | GND | | 100 | VCC | 140 | VCC | | 101 | GND | 141 | A13-I/O | | 102 | D3-I/O | 142 | A6-I/O | | 103 | CS1-VO | 143 | VO* | | 104 | VO | 144 | VO* | | 105 | VO | 145 | VO | | 106 | I/O* | 146 | VO | | 107 | VO* | 147 | A12-VO | | 108 | D2-I/O | 148 | A7-I/O | | 109 | NO | 149 | VO | | 110 | VO | 150 | NO | | 111 | 1/0 | 151 | A11-VO | | 112 | VO | 152 | A8-I/O | | 113 | VO | 153 | VO | | 114 | D1-VO | 154 | VO | | 115 | RDY-BSY/RCLK-I/O | 155 | A10-I/O | | 116 | VO | 156 | A9-I/O | | 117 | 1/0 | 157 | vcc | | 118 | VO* | 158 | GND | | 119 | DO-DIN-I/O | 159 | PWRDWN | | 120 | DOUT-VO | 160 | TCLKIN-I/O | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed IOBs are default slew-rate limited. \*Indicates unconnected package pins (18) for the XC3064. # XC3000 Family 164-Pin CQFP Pinouts | CQFP Pin<br>Number | XC-3090 | |--------------------|------------| | 20 | PWRDN | | 21 | TCLKIN-I/O | | 22 | 1/0 | | 23 | | | 24 | 1/0 | | 25 | 1/0 | | 26 | VO | | 27 | 1/0 | | | | | 28 | 1/0 | | 29 | 1/0 | | 30 | 1/0 | | 31 | 1/0 | | 32 | 1/0 | | 33 | VO | | 34 | 1/0 | | 35 | | | 36 | 1/0 | | 37 | 1/0 | | 38 | 1/0 | | 39 | VO | | 40 | | | 41 | GND | | 42 | VCC | | 43 | 1/0 | | 44 | I/O | | 45 | VO | | 46 | 1/0 | | 47 | VO | | 48 | VO | | 49 | 1/0 | | 50 | 1/0 | | 51 | VO | | 52 | VO | | 53 | 10 | | 54 | 1/0 | | 55 | 1/0 | | 56 | VO | | 57 | 1/0 | | 58 | VO | | 59 | I/O | | 60 | NO | | CQFP Pin<br>Number | XC-3090 | | |--------------------|---------------|--| | 61 | 1/0 | | | 62 | M1-RDATA | | | | | | | 63 | GND | | | 64 | M0-RTRIG | | | 65 | VCC | | | 66 | M2-I/O | | | 67 | HDC-I/O | | | 68 | VO | | | 69 | VO. | | | 70 | VO | | | 71 | EDC-NO | | | 72 | l⁄O | | | 73 | l⁄O | | | 74 | 1/0 | | | 75 | VO. | | | 76 | VO | | | 77 | VO. | | | 78 | 1/0 | | | 79 | VO | | | 80 | VO | | | 81 | INIT-VO | | | 82 | VCC | | | 83 | GND | | | 84 | VO | | | 85 | 1/0 | | | 86 | VO | | | 87 | vo | | | 88 | VO | | | 89 | VO | | | 90 | VO | | | 91 | 1/0 | | | 92 | VO | | | 93 | 1/0 | | | 94 | VO | | | 95 | vo | | | 96<br>96 | 1/0 | | | 97 | VO | | | 98 | 1/0 | | | 99 | | | | 100 | XTAL2(IN)-I/O | | | | GND | | | 101 | RESET | | | 102 | VCC | | | CQFP Pin<br>Number | XC-3090 | |--------------------|--------------------------| | 103 | DONE-PG | | 104 | D7-I/O | | 105 | XTAL1(OUT)-<br>BCLKIN-VO | | 106 | νo | | 107 | 1/0 | | 108 | 1/0 | | 109 | D6-I/O | | 110 | 10 | | 111 | 1/0 | | 112 | 1/0 | | 113 | VO | | 114 | I/O | | 115 | D5-I/O | | 116 | CS0-I/O | | 117 | 1/0 | | 118 | vo | | 119 | I/O | | 120 | VO | | 121 | D4-I/O | | 122 | VO | | 123 | VCC | | 124 | GND | | 125 | D3-VO | | 126 | CST-VO | | 127 | VO | | 128 | 1/0 | | 129 | VO | | 130 | 1/0 | | 131 | D2-VO | | 132 | VO | | 133 | 1/0 | | 134 | VO | | 135 | MO | | 136 | 1/0 | | 137 | D1-VO | | 138 | RDY/BUSY-<br>RCLK-I/O | | 139 | VO. | | 140 | 1/0 | | 141 | VO | | 142 | 1/0 | | CQFP Pin<br>Number | XC-3090 | |--------------------|-----------| | 143 | D0-DIN-VO | | 144 | DOUT-VO | | 145 | CCLK | | 146 | VCC | | 147 | GND | | 148 | A0-WS-I/O | | 149 | A1-CS2-VO | | 150 | VO | | 151 | VO | | 152 | A2-I/O | | 153 | A3-1/O | | 154 | 1/0 | | 155 | 1/0 | | 156 | A15-I/O | | 157 | A4-I/O | | 158 | VO | | 159 | 1/0 | | 160 | A14-I/O | | 161 | A5-I/O | | 162 | 1/0 | | 163 | 1/0 | | 164 | GND | | 1 | VCC | | 2 | A13-1/O | | 3 | A6-I/O | | 4 | VO | | 5 | VO | | 6 | VO | | 7 | VO | | 8 | A12-I/O | | 9 | A7-I/O | | 10 | VO | | 11 | VO | | 12 | A11-I/O | | 13 | A8-1/O | | 14 | VO | | 15 | 1/0 | | 16 | A10-I/O | | 17 | A9-I/O | | 18 | VCC | | 19 | GND | Unprogrammed IOBs have a default pull-up. This Prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. # XC3000 Family 175-Pin Ceramic and Plastic PGA Pinouts | PGA Pin<br>Number | XC-3090 | PGA Pin<br>Number | XC-3090 | PGA Pin<br>Number | XC-3090 | PGA Pin<br>Number | XC-3090 | |-------------------|------------|-------------------|---------------|-------------------|-----------------------|-------------------|------------| | B2 | PWRDN | D13 | I/O | R14 | DONE-PG | R3 | D0-DIN-I/O | | D4 | TCLKIN-I/O | B14 | M1-RDATA | N13 | D7-I/O | N4 | DOUT-I/O | | B3 | 1/0 | C14 | GND | T14 | XTAL1(OUT)-BCLKIN-I/O | R2 | CCLK | | C4 | I/O | B15 | M0-RTRIG | P13 | I/O | P3 | VCC | | B4 | 1/0 | D14 | VCC | R13 | VO | N3 | GND | | A4 | 1/0 | C15 | M2-I/O | T13 | 10 | P2 | AD-WS-I/O | | D5 ; | I/O | E14 | HDC-VO | N12 | VO | M3 | A1-CS2-I/O | | C5 | 1/0 | B16 | 1/0 | P12 | D6-I/O | R1 | ľO | | B5 | I/O | D15 | 1/0 | R12 | I/O | N2 | I/O | | A5 | I/O | C16 | I/O | T12 | 1/0 | P1 | A2-I/O | | C6 | νo | D16 | LDC-I/O | P11 | 1/0 | N1 | A3-1/O | | D6 | I/O | F14 | VO | N11 | 1/0 | L3 | 1/0 | | B6 | l/O | E15 | 1/0 | R11 | 1/0 | M2 | 1/0 | | A6 | VO | E16 | I/O | T11 | D5-I/O | M1 | A15-I/O | | B7 | I/O | F15 | 1/0 | R10 | C50-I/O | L2 | A4-I/O | | C7 | 1/0 | F16 | 1/0 | P10 | 1/0 | L1 | 1/0 | | D7 | ľO | G14 | I/O | N10 | 1/0 | КЗ | 1/0 | | A7 | 1/0 | G15 | 10 | T10 | 1/0 | K2 | A14-VO | | A8 | 1/0 | G16 | l/O | T9 | 1/0 | K1 | A5-I/O | | B8 | 1/0 | H16 | 1/0 | R9 | D4-1/O | J1 | I/O | | C8 | ľO | H15 | INIT-I/O | P9 | 1/0 | J2 | I/O | | D8 | GND | H14 | VCC | N9 | VCC | J3 | GND | | D9 | vcc | J14 | GND | N8 | GND | НЗ | VCC | | C9 | I/O | J15 | l/O | P8 | D3-I/O | H2 | A13-I/O | | B9 | I/O | J16 | I/O | R8 | CST-I/O | H1 | A6-I/O | | A9 | 1/0 | K16 | 1/0 | T8 | 1/0 | G1 | ŀΟ | | A10 | 1/0 | K15 | 1/0 | T7 | 1/0 | G2 | ŀΟ | | D10 | 1/0 | K14 | 1/0 | N7 | I/O | G3 | ١٠O | | C10 | 1/0 | L16 | I/O | P7 | VO | F1 | I/O | | B10 | ŀΟ | L15 | I/O | R7 | D2-I/O | F2 | A12-I/O | | A11 | ŀΟ | M16 | 1/0 | T6 | NO | E1 | A7-I/O | | B11 | νO | M15 | 1/0 | R6 | 1/0 | E2 | VO. | | D11 | t/O | L14 | 1/0 | N6 | 1/0 | F3 | I/O | | C11 | I/O | N16 | 1/0 | P6 | 1/0 | D1 | A11-I/O | | A12 | l/O | P16 | VO | T5 | 1/0 | C1 | A8-I/O | | B12 | I/O | N15 | I/O | R5 | D1-I/O | D2 | I/O | | C12 | l/O | R16 | 1/0 | P5 | RDY/BUSY-RCLK-I/O | B1 | VO | | D12 | l/O | M14 | 1/0 | N5 | I/O | E3 | A10-I/O | | A13 | l/O | P15 | XTAL2(IN)-I/O | T4 | I/O | C2 | A9-I/O | | B13 | 1/0 | N14 | GND | R4 | 1/0 | D3 | vcc | | C13 | I/O | R15 | RESET | P4 | I/O | C3 | GND | | A14 | 1/0 | P14 | VCC | 7 | • | | | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. Pins A2, A3, A15, A16, T1, T2, T3, T15 and T16 are not connected. Pin A1 does not exist. Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision. # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Description | | Units | |------------------|-------------------------------------------------|------------------|-------| | v <sub>cc</sub> | Supply voltage relative to GND | -0.5 to +7.0 | V | | V <sub>IN</sub> | Input voltage with respect to GND | -0.5 to Vcc +0.5 | V | | V <sub>TS</sub> | Voltage applied to 3-state output | -0.5 to Vcc +0.5 | ٧ | | T <sub>STG</sub> | Storage temperature (ambient) | -65 to +150 | °C | | T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260 | °C | | | Junction temperature plastic | +125 | °C | | $T_J$ | Junction temperature ceramic | +150 | °C | Note: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. # **OPERATING CONDITIONS** | Symbol | Description | Min | Max | Units | |------------------|----------------------------------------------------------|------|------|-----------------| | V <sub>cc</sub> | Supply voltage relative to GND Commercial 0°C to +70°C | 4.75 | 5.25 | V | | | Supply voltage relative to GND Industrial -40°C to +85°C | 4.5 | 5.5 | ٧ | | | Supply voltage relative to GND Military -55°C to +125°C | 4.5 | 5.5 | V | | V <sub>IHT</sub> | High-level input voltage — TTL configuration | 2.0 | Vcc | ٧ | | V <sub>ILT</sub> | Low-level input voltage — TTL configuration | 0 | 0.8 | ٧ | | V <sub>IHC</sub> | High-level input voltage — CMOS configuration | 70% | 100% | V <sub>cc</sub> | | V <sub>ILC</sub> | Low-level input voltage — CMOS configuration | 0 | 20% | V <sub>cc</sub> | | T <sub>IN</sub> | Input signal transition time | | 250 | ns | # DC CHARACTERISTICS OVER OPERATING CONDITIONS | Symbol | Description | | Min | Мах | Units | | | |-------------------|-------------------------------------------------------------------------------------------------|------------|-----------|----------|----------|--|--| | V <sub>OH</sub> | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min) | Commercial | 3.86 | | ٧ | | | | V <sub>OL</sub> | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> max) | | | 0.32 | V | | | | V <sub>OH</sub> | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min) | Industrial | 3.76 | | V | | | | V <sub>OL</sub> | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> max) | Military | | 0.37 | v | | | | V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low) | | 2.3 | | V | | | | I <sub>CCPD</sub> | Power-down supply current (V <sub>CC (MAX)</sub> @ T <sub>MAX</sub> )¹ | XC3020 | | 50 | μА | | | | | | XC3030 | | 80 | μА | | | | | | XC3042 | | 120 | μА | | | | | | XC3064 | | 170 | μА | | | | | | XC3090 | | 250 | μА | | | | I <sub>cco</sub> | Quiescent LCA supply current in addition to l <sub>CCPD</sub> <sup>2</sup> | | | | | | | | | Chip thresholds programmed as CMOS levels | | | 500 | μА | | | | | Chip thresholds programmed as TTL levels | | | 10 | mA | | | | I <sub>N</sub> L | Input Leakage Current | | -10 | +10 | μА | | | | C <sub>IN</sub> | Input capacitance, all packages except PGA 175 (sample tested) | | | | | | | | | All Pins except XTL1 and XTL2<br>XTL1 and XTL2 | | | 10<br>15 | pF<br>pF | | | | - | Input capacitance, PGA 175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2 | | | 15<br>20 | pF<br>pF | | | | IRIN | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V (sample tested | d) | 0.02 0.17 | | | | | | I <sub>RLL</sub> | Horizontal long line pull-up (when selected) @ logic Lo | w | 0.2 | 2.5 | mA | | | Note: 1. Devices with much lower loopo tested and guaranteed at Vcc = 3.2 V, T = 25°C can be ordered with a Special Product Code. XC3020 SPC0107: kcpp = 1 μA XC3030 SPC0107: kcpp = 2 μA XC3042 SPC0107: kcpp = 3 μA XC3064 SPC0107: kcpp = 4 μA XC3090 SPC0107: kcpp = 5 μA With no output current loads, no active input or long line pull-up resistors, all package pins at Vcc or GND, and the LCA configured with a MakeBits tie option. See LCA power chart, Figure 31, for the activity-dependent operating component. # **CLB SWITCHING CHARACTERISTIC GUIDELINES** # **BUFFER (Internal) SWITCHING CHARACTERISTIC GUIDELINES** 1105 26 | | Speed Grade | -70 | -100 | -125 | Units | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------|-----------------------------|----------------------------|----------------------| | Description | Symbol | Max | Max | Max | | | Global and Alternate Clock Distribution* Either: Normal IOB input pad through clock buffer to any CLB or IOB clock input Or: Fast (CMOS only) input pad through clock buffer to any CLB or IOB clock input | T <sub>PID</sub> | 8<br>6.5 | 7.5<br>6 | 7<br>5.7 | ns<br>ns | | TBUF driving a Horizontal Long line (L.L.)* I to L.L. while T is Low (buffer active) T↓ to L.L. active and valid with single pull-up resistor T↓ to L.L. active and valid with pair of pull-up resistors T↑ to L.L. High with single pull-up resistor T↑ to L.L. High with pair of pull-up resistors | T <sub>IO</sub><br>T <sub>ON</sub><br>T <sub>ON</sub><br>T <sub>PUS</sub><br>T <sub>PUF</sub> | 5<br>11<br>12<br>24<br>17 | 4.7<br>10<br>11<br>22<br>15 | 4.5<br>9<br>10<br>17<br>12 | ns<br>ns<br>ns<br>ns | | BIDI<br>Bidirectional buffer delay | T <sub>BIDI</sub> | 2 | 1.8 | 1.7 | ns | <sup>\*</sup> Timing is based on the XC3042, for other devices see XACT timing calculator. # **CLB SWITCHING CHARACTERISTIC GUIDELINES (Continued)** Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the XACT timing calculator and used in the simulator. | | | Spe | ed Grade | -7 | 0 | -10 | 00 | -1: | 25 | Units | |-------------------------------------------------------------------------------------------------|--------------------------------------|-------------|------------------------|------------------|-----|------------------|-----|--------------------|----------|----------------------| | Description | | Symbol | | Min | Мах | Min | Мах | Min | Max | | | Combinatorial Delay<br>Logic Variables a, b, c | , d, e, to outputs x or y | 1 | TILO | | 9 | | 7 | | 5.5 | ns | | Sequential delay Clock k to outputs x or Clock k to outputs x or through function ger | | 8 | Тско<br>Таго | | 6 | | 5 | | 4.5<br>8 | ns | | Set-up time before clock<br>Logic Variables<br>Data In<br>Enable Clock<br>Reset Direct inactive | K<br>a, b, c, d, e<br>di<br>ec<br>rd | 2<br>4<br>6 | TICK<br>TDICK<br>TECCK | 8<br>5<br>7<br>1 | | 7<br>4<br>5<br>1 | | 6<br>3<br>4.5<br>1 | | ns<br>ns<br>ns<br>ns | | Hold Time after clock k<br>Logic Variables<br>Data In<br>Enable Clock | a, b, c, d, e<br>di<br>ec | 3<br>5<br>7 | TCKI<br>TCKDI<br>TCKEC | 0<br>4<br>0 | | 0<br>2<br>0 | | 0<br>1.5<br>0 | | ns<br>ns<br>ns | | Clock Clock High time Clock Low time Max. flip-flop toggle ra | te | 11<br>12 | Tch<br>Tcl<br>Fclk | 5<br>5<br>70 | | 4<br>4<br>100 | | 3<br>3<br>125 | | ns<br>ns<br>MHz | | Reset Direct (rd) rd width delay from rd to output | ts x or y | 13<br>9 | TRPW<br>TRIO | 8 | 8 | 7 | 7 | 6 | 6 | ns<br>ns | | Global Reset (RESET P<br>RESET width (Low)<br>delay from RESET page | • | | TMRW<br>TMRQ | 25 | 23 | 21 | 19 | 20 | 17 | ns<br>ns | <sup>\*</sup>Timing is based on the XC3042, for other devices see XACT timing calculator. Note: The CLB K to Q output delay (TCKO, #8) of any CLB, plus the shortest possible interconnect delay, is always longer than the Data In hold time requirement (TCKDI, #5) of any CLB on the same die. # **IOB SWITCHING CHARACTERISTIC GUIDELINES** PROGRAM-CONTROLLED MEMORY CELLS THREE-STATE INVERT OUT OUTPUT PASSIVE PULL UP SLEW 3- STATE (OUTPUT ENABLE) D C OUTPUT BUFFER FLIP I/O PAD DIRECT IN Q D FUP FLOP Of LATCH REGISTERED IN TTL or CMOS INPUT THRESHOLD (GLOBAL RESET) PROGRAM CONTROLLED MULTIPLEXER O - PROGRAMMABLE INTERCONNECTION POINT or PIP 1105 01A 1105 27C # **IOB SWITCHING CHARACTERISTIC GUIDELINES (Continued)** Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the XACT timing calculator and used in the simulator. | | | | -7 | o | -10 | 00 | -1 | 25 | Units | |-------------------------------------------------|----|-------------------|-----|-----|-----|-----|-----|-----|-------| | Description | S | ymbol | Min | Max | Min | Мах | Min | Мах | | | Propagation Delays (Input) | | | | | | | | | | | Pad to Direct In (i) | 3 | T <sub>PID</sub> | | 6 | | 4 | | 3 | ns | | Pad to Registered In (q) with latch transparent | | TPTG | | 21 | 1 | 17 | | 16 | ns | | Clock (ik) to Registered In (q) | 4 | TIKRI | | 5.5 | | 4 | | 3 | ns | | Set-up Time (Input) | | - | | | | | | | | | Pad to Clock (ik) set-up time | 1 | T <sub>PICK</sub> | 20 | | 17 | | 16 | | ns | | Propagation Delays (Output) | | · | | | | | | | | | Clock (ok) to Pad (fast) | 7 | TOKPO | | 13 | | 10 | 1 | 9 | ns | | same (slew rate limited) | 7 | TOKPO | | 33 | | 27 | | 24 | ns | | Output (o) to Pad (fast) | 10 | TORPO | | 9 | | 6 | 1 | 5 | ns | | same (slew-rate limited) | 10 | TOPS | | 29 | | 23 | i | 20 | ns | | 3-state to Pad begin hi-Z (fast) | 9 | TTSHZ | | 8 | | 8 | | 7 | ns | | same (slew-rate limited) | 9 | TTSHZ | | 28 | | 25 | | 24 | ns | | 3-state to Pad active and valid (fast) | 8 | T <sub>TSON</sub> | | 14 | | 12 | | 11 | ns | | same (slew -rate limited) | 8 | TTSON | | 34 | | 29 | | 27 | ns | | Set-up and Hold Times (Output) | | | | | | | | | | | Output (o) to clock (ok) set-up time | 5 | Took | 10 | | 9 | | 8 | | ns | | Output (o) to clock (ok) hold time | 6 | Toko | 0 | | 0 | | 0 | | ns | | Clock | | | | | | | | | | | Clock High time | 11 | T <sub>IOH</sub> | 5 | | 4 | | 3 | | ns | | Clock Low time | 12 | TiOL | 5 | | 4 | | 3 | | ns | | Max. flip-flop toggle rate | | F <sub>CLK</sub> | 70 | : | 100 | | 125 | | MHz | | Global Reset Delays (based on XC3042) | | | | | | | | | | | RESET Pad to Registered In (q) | 13 | TRRI | | 25 | | 24 | | 23 | ns | | RESET Pad to output pad (fast) | 15 | TRPO | | 35 | | 33 | | 29 | ns | | (slew-rate limited) | 15 | TRPO | | 53 | | 45 | | 42 | ns | Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). For larger capacitive loads, see page 6-9. Typical slew rate limited output rise/fall times are approximately four times longer. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 200 pF per power/ground pin pair. For siew-rate limited outputs this total is four times larger. Exceeding this maximum capacitive load can result in ground bounce of >1.5 V amplitude, <5 ns duration, which might cause problems when the LCA drives clocks and other asynchronous signals. - 2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source. - 3. Input pad set-up time is specified with respect to the internal clock (.ik) In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized. For a more detailed description see the discussion on "LCA Performance" in the Applications Section. # **GENERAL LCA SWITCHING CHARACTERISTICS** | | | | _ | -7 | 0 | -100 | | -125 | | Units | |------------|-----------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------|-------------|-----|-------------|-----|-------------|-----|----------------| | | Description | s | ymbol | Min | Мах | Min | Мах | Min | Мах | | | RESET (2) | M0, M1, M2 setup time required<br>M0, M1, M2 hold time required<br>RESET Width (Low) req. for Abort | 2<br>3<br>4 | T <sub>MR</sub><br>T <sub>RM</sub><br>T <sub>MRW</sub> | 1<br>1<br>6 | | 1<br>1<br>6 | | 0<br>1<br>6 | | μs<br>μs<br>μs | | DONE/PROG | Width (Low) required for Re-config. NIT response after D/P is pulled Low | 5<br>6 | T <sub>PGW</sub> | 6 | 7 | 6 | 7 | 6 | 7 | μs<br>μs | | PWRDWN (3) | Power Down Vcc | | V <sub>CCPD</sub> | 2.3 | | 2.3 | | 2.3 | | V | - Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. - 2. RESET timing relative to valid mode lines (M0, M1, M2) is relevant when RESET is used to delay configuration. - 3. PWRDWN transitions must occur while Vcc >4.0 V. # MASTER SERIAL MODE PROGRAMMING SWITCHING CHARACTERISTICS 1105 29 | | Speed Grade | | | -7 | 70 | -10 | 00 | -1 | Units | | |-------------------|-------------------------------|--------|----------------------------------------|---------|-----|---------|-----|---------|-------|----------| | | Description | Symbol | | Min | Max | Min | Max | Min | Max | | | CCLK <sup>3</sup> | Data In setup<br>Data In hold | 1 2 | T <sub>DSCK</sub><br>T <sub>CKDS</sub> | 60<br>0 | | 60<br>0 | | 60<br>0 | | ns<br>ns | - Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. - 2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is High. - 3. Master-serial-mode timing is based on slave-mode testing. # MASTER PARALLEL MODE PROGRAMMING SWITCHING CHARACTERISTICS | <del>-</del> | | -70 | | 0 | -100 | | -125 | | Units | | |--------------|----------------------------------------------------------------|-------|--------------------------------------|----------------------------|------|----------------------------|------|----------------------------|-------|----------------------| | | Description | s | ymbol | Min | Мах | Min | Мах | Min | Мах | | | RCLK | To address valid To data setup To data hold RCLK high RCLK low | 1 2 3 | TRAC<br>TDRC<br>TRCD<br>TRCH<br>TRCH | 0<br>60<br>0<br>600<br>4.0 | 200 | 0<br>60<br>0<br>600<br>4.0 | 200 | 0<br>60<br>0<br>600<br>4.0 | 200 | ns<br>ns<br>ns<br>ns | - Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. - 2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is High. This timing diagram shows that the EPROM requirements are extremely relaxed: EPROM access time can be longer than 4000 ns. EPROM data output has no hold time requirements. ## PERIPHERAL MODE PROGRAMMING SWITCHING CHARACTERISTICS | | | | | -7 | -70 | | 00 | -125 | | Units | |-------|------------------------------------------------------|---|-------------------|-----|-----|---------|-----|---------|-----|-----------------| | | Description | s | ymbol | Min | Max | Min | Мах | Min | Мах | | | Write | Effective Write time required (CS0 • CS1 • CS2 • WS) | | T <sub>CA</sub> | 100 | | 100 | | 100 | | ns | | | DIN Setup time required<br>DIN Hold time required | 2 | T <sub>DC</sub> | 60 | | 60<br>0 | | 60<br>0 | | ns<br>ns | | | RDY/BUSY delay after end of WS | 4 | T <sub>WTRB</sub> | | 60 | | 60 | | 60 | ns | | RDY | Earliest next WS after end of BUSY | 5 | T <sub>RBWT</sub> | 0 | | 0 | | 0 | | ns | | | BUSY Low time generated | 6 | T <sub>BUSY</sub> | 2 | 9 | 2 | 9 | 2 | 9 | CCLK<br>Periods | Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. - 2. Configuration must be delayed until the INIT of all LCAs is High. - 3. Time from end of WS to CCLK cycle for the new byte of data depends on completion of previous byte processing and the phase of the internal timing generator for CCLK. - 4. CCLK and DOUT timing is tested in slave mode. This timing diagram shows very relaxed requirements: Data need not be held beyond the rising edge of WS. BUSY will go active within 60 ns after the end of WS. BUSY will stay active for several microseconds. WS may be asserted immediately after the end of BUSY. #### SLAVE MODE PROGRAMMING SWITCHING CHARACTERISTICS 1105 31 | | | | | -7 | 0 | -10 | 00 | -1: | 25 | | |------|-------------------|---|------------------|------|-----|------|-----|------|-----|-------| | | Description | S | ymbol | Min | Max | Min | Max | Min | Мах | Units | | CCLK | To DOUT | 3 | T <sub>CCO</sub> | | 100 | | 100 | | 100 | ns | | | DIN setup | 1 | TDCC | 60 | | 60 | 1 | 60 | | ns | | | DIN hold | 2 | T <sub>CCD</sub> | 0 | | 0 | | 0 | | ns | | | High time | 4 | T <sub>CCH</sub> | 0.05 | | 0.05 | | 0.05 | | μs | | | Low time (Note 1) | 5 | T <sub>CCL</sub> | 0.05 | 5.0 | 0.05 | 5.0 | 0.05 | 5.0 | μs | | | Frequency | | F <sub>CC</sub> | | 10 | | 10 | | 10 | MHz | Notes: 1. The max limit of CCLK Low time is caused by dynamic circuitry inside the LCA device. - 2. Configuration must be delayed until the INIT of all LCAs is High. - 3. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after Vcc has reached 4.0 V. #### PROGRAM READBACK SWITCHING CHARACTERISTICS X1753 | | | | | -7 | 0 | -10 | 00 | -1 | 25 | | |-------|-----------------------------------------------------|------------------|-----------------------------------------------------------------------|-------------------|-----|-------------------|----------|-------------------|----------|----------------------| | | Description | S | ymbol | Min | Max | Min | Мах | Min | Max | Units | | RTRIG | RTRIG High | 1 | T <sub>RTH</sub> | 250 | | 250 | | 250 | | ns | | CCLK | RTRIG setup<br>RDATA delay<br>High time<br>Low time | 2<br>3<br>5<br>4 | T <sub>RTCC</sub> T <sub>CCRD</sub> T <sub>CCH</sub> T <sub>CCL</sub> | 200<br>0.5<br>0.5 | 100 | 200<br>0.5<br>0.5 | 100<br>5 | 200<br>0.5<br>0.5 | 100<br>5 | ns<br>ns<br>µs<br>µs | Notes: 1. During Readback, CCLK frequency may not exceed 1 MHz. - 2. RETRIG (M0 positive transition) shall not be done until after one clock following active I/O pins. - 3. Readback should not be initiated until configuration is complete. #### **PGA PIN-OUTS** <sup>=</sup> Index pin which may or may not be electrically connected to pin C2 (NC) = Pin Not Connected for XC3020, unlabeled pin = unrestricted ½O pin #### PG84 Pin-outs-XC3042, XC3030, XC3020 (NC) = Pin Not Connected for XC3042, unlabeled pin = unrestricted I/O pin PG132 Pin-outs-XC3064, XC3042-PG, -PP # PGA PIN-OUTS (cont'd) | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | _ | 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 | |---|----------------------------------------|---|-----------------------------------------| | Α | | Α | | | В | | В | | | С | | С | | | D | | D | | | Ε | <b>&amp;</b> O <b>&amp;</b> O O | E | E O O ® E | | F | | F | | | G | JÖÖÖ <b>Top view</b> ööö | G | GOOD BATTAN MEM OOD G | | Н | ®®® Component ®®○ | Н | H O BOTTOM VIEW G G G H | | J | | J | JOOM Solder Side AMAL | | K | | K | | | L | <b>0@0</b> | L | | | M | | W | _M ○○○ | | Ν | | N | | | Ρ | ### | Р | P \@\@\\\@\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | R | ○ | R | R O @ & O O @ & @ @ O & O @ @ O R | | Т | @@@OOOOO@OO®@@ | Т | T @@@@ ( | | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 | - | 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 | (NC) = Pin Not Connected , unlabeled pin = unrestricted $\emph{VO}$ pin PG175 Pin-outs-XC3090-PG, -PP 1105 428 #### PHYSICAL DIMENSIONS 44-Pin PLCC Package 68-Pin PLCC Package # PHYSICAL DIMENSIONS (Continued) SEATING PLANE PIN NO. 1 0.045 PIN NO. 1 IDENTIFIER 0.045 x 45° 0.020 PWRDWN CCLK DOUT/IO 1.190 ± 0.005 1.000 TYP 1.154 ± 0.004 Vcc Vcc 1.120 ± 0.010 DONE RESET 0.028 33 53 $\Theta_{JA}$ = 30~35 °C/W $\Theta_{JC}$ = 3-7 °C/W 1.190 ± 0.005 TOP VIEW 84-Pin PLCC Package -0.045 $0.100 \pm 0.010$ $0.175 \pm 0.010$ LEAD PITCH 0.050 TYPICAL DIMENSIONS IN INCHES 1105 36C 2-54 # PHYSICAL DIMENSIONS (Continued) 100-Pin PQFP Package 100-Pin CQFP Package X1747 ## PHYSICAL DIMENSIONS (Continued) 132-Pin PGA Package X1159A # PHYSICAL DIMENSIONS (Continued) 160-Pin PQFP Package 164-Pin CQFP Package X1556 # PHYSICAL DIMENSIONS (Continued) 1105 37C 175-Pin PGA Package (Ceramic) # PHYSICAL DIMENSIONS(Continued) 1991 018 175-Pin PPGA Package (Plastic)