XC3100A Field Programmable Gate Arrays June 1, 1996 (Version 4.1) **Product Specification** #### **Features** - · Ultra-high-speed FPGA family with six members - 50-95 MHz system clock rates - 190 to 370 MHz guaranteed flip-flop toggle rates - 1.55 to 4.1 ns logic delays - High-end additional family member in the 22 X 22 CLB array-size XC3195A device - 8 mA output sink current and 8 mA source current - Maximum power-down and guiescent current is 5 mA - 100% architecture and pin-out compatible with other XC3000 families - Software and bitstream compatible with the XC3000, XC3000A, and XC3000L families - 100% PCI complaint (A-2, A-1, A-09 speed grade in plastic quad flat pack (PQFP) packaging). XC3100A combines the features of the XC3000A and XC3100 families. - Additional interconnect resources for TBUFs and CE inputs - · Error checking of the configuration bitstream - Soft startup holds all outputs slew-rate limited during initial power-up - More advanced CMOS process ## **Description** The XC3100A is a performance-optimized relative of the XC3000A and XC3100A families. While all families are footprint compatible, XC3100A family extends the typical system performance beyond 85 MHz. The XC3100A family follows the XC4000 speed-grade nomenclature, indicating device performance with a number that is based on the internal logic-block delay, in ns. The XC3100A family offers the following enhancements over the popular XC3000 family. The XC3100A family has additional interconnect resources to drive the I-inputs of TBUFs driving horizontal Longlines. The CLB Clock Enable input can be driven from a second vertical Longline. These two additions result in more efficient and faster designs when horizontal Longlines are used for data bussing. During configuration, the XC3100A devices check the bitstream format for stop bits in the appropriate positions. Any error terminates the configuration and pulls INIT Low. When the configuration process is finished and the device starts up in user mode, the first activation of the outputs is automatically slew-rate limited. This feature, called Soft Startup, avoids the potential ground bounce when all outputs are turned on simultaneously. After start-up, the slew rate of the individual outputs is, as in all XC3000 families, determined by the individual configuration option. The XC3100A family is a superset of the XC3000 families. Any bitstream used to configure an XC3000, XC3000A, XC3000L or XC3100 device, will configure the same-size XC3100A device exactly the same way. | | Max Logic | Typical Gate | | | User I/Os | | Horizontal | Configuration | |---------|-----------|---------------|------|---------|-----------|------------|------------|---------------| | Device | Gates | Range | CLBs | Array | Max | Flip-Flops | Longlines | Data Bits | | XC3120A | 1,500 | 1,000 - 1,500 | 64 | 8 x 8 | 64 | 256 | 16 | 14,779 | | XC3130A | 2,000 | 1,500 - 2,000 | 100 | 10 x 10 | 80 | 360 | 20 | 22,176 | | XC3142A | 3,000 | 2,000 - 3,000 | 144 | 12 x 12 | 96 | 480 | 24 | 30,784 | | XC3164A | 4,500 | 3,500 - 4,500 | 224 | 16 x 14 | 120 | 688 | 32 | 46,064 | | XC3190A | 6,000 | 5,000 - 6,000 | 320 | 16 x 20 | 144 | 928 | 40 | 64,160 | | XC3195A | 7,500 | 6,500 - 7,500 | 484 | 22 x 22 | 176 | 1,320 | 44 | 94,944 | ## **XC3100A Switching Characteristics** Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision. #### **XC3100A Operating Conditions** | Symbol | Description | Min | Max | Units | | |------------------|--------------------------------------------------------------------|------|-----------------|-----------------|--| | V <sub>CC</sub> | Supply voltage relative to GND Commercial 0°C to +85°C junction | 4.25 | 5.25 | V | | | v CC | Supply voltage relative to GND Industrial -40°C to +100°C junction | 4.5 | 5.5 | V | | | V <sub>IHT</sub> | High-level input voltage — TTL configuration | 2.0 | V <sub>CC</sub> | V | | | V <sub>ILT</sub> | Low-level input voltage — TTL configuration | 0 | 0.8 | V | | | V <sub>IHC</sub> | High-level input voltage — CMOS configuration | 70% | 100% | V <sub>CC</sub> | | | $V_{ILC}$ | Low-level input voltage — CMOS configuration | 0 | 20% | V <sub>CC</sub> | | | T <sub>IN</sub> | Input signal transition time | | 250 | ns | | Note: At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C. ## **XC3100A DC Characteristics Over Operating Conditions** | Symbol | Description | | Min | Max | Units | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|----------|----------| | V <sub>OH</sub> | High-level output voltage (@ $I_{OH} = -8.0 \text{ mA}$ , $V_{CC} \text{ min}$ ) | Commonial | 3.86 | | V | | V <sub>OL</sub> | Low-level output voltage (@ I <sub>OL</sub> = 8.0 mA, V <sub>CC</sub> min) | Commercial | | 0.40 | V | | V <sub>OH</sub> | High-level output voltage (@ I <sub>OH</sub> = -8.0 mA, V <sub>CC</sub> min) | Industrial | 3.76 | | ٧ | | V <sub>OL</sub> | Low-level output voltage (@ I <sub>OL</sub> = 8.0 mA, V <sub>CC</sub> min) | moustriai | | 0.40 | V | | $V_{CCPD}$ | Power-down supply voltage (PWRDWN must be Low) | 2.30 | | V | | | Icco | Quiescent LCA supply current in addition to I <sub>CCPD</sub> <sup>1</sup> Chip thresholds programmed as CMOS levels Chip thresholds programmed as TTL levels | | 8<br>14 | mA<br>mA | | | I <sub>IL</sub> | Input Leakage Current | | -10 | +10 | μА | | • | Input capacitance, all packages except PGA175 (sample tested) All Pins except XTL1 and XTL2 XTL1 and XTL2 | | | 10<br>15 | pF<br>pF | | C <sub>IN</sub> | Input capacitance, PGA 175 (sample tested) All Pins except XTL1 and XTL2 XTL1 and XTL2 | | 15<br>20 | pF<br>pF | | | I <sub>RIN</sub> | Pad pull-up (when selected) @ V <sub>IN</sub> = 0 V (sample tested) | | 0.02 | 0.17 | mA | | I <sub>RLL</sub> | Horizontal Longline pull-up (when selected) @ logic Low | | 0.20 | 2.80 | mA | Notes: 1. With no output current loads, no active input or Longline pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the LCA device configured with a MakeBits tie option. Total continuous output sink current may not exceed 100 mA per ground pin. The number of ground pins varies from two for the XC3120A in the PC84 package, to eight for the XC3195A in the PQ208 or PG223 package. #### **XC3100A Absolute Maximum Ratings** | Symbol | Description | | Units | |------------------|-------------------------------------------------|------------------------------|-------| | V <sub>CC</sub> | Supply voltage relative to GND | -0.5 to +7.0 | V | | V <sub>IN</sub> | Input voltage with respect to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>TS</sub> | Voltage applied to 3-state output | -0.5 to V <sub>CC</sub> +0.5 | ٧ | | T <sub>STG</sub> | Storage temperature (ambient) | -65 to +150 | °C | | T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260 | °C | | т | Junction temperature plastic | +125 | °C | | IJ | Junction temperature ceramic | +150 | °C | Note: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. ### XC3100A Global Buffer Switching Characteristics Guidelines | Spe | ed Grade | -5 | -4 | -3 | -2 | -1 | -09 | | |------------------------------------------------------------|-------------------|------|------|------|------|------|--------|-------| | Description | Symbol | Max | Max | Max | Max | Max | Max | Units | | Global and Alternate Clock Distribution <sup>1</sup> | | | | | _ | | | | | Either: Normal IOB input pad through clock buffer | | | | l | | | | 1 | | to any CLB or IOB clock input | T <sub>PID</sub> | 6.8 | 6.5 | 5.6 | 4.7 | 4.3 | 3.9 | ns | | Or: Fast (CMOS only) input pad through clock | | | | | | | 1 | | | buffer to any CLB or IOB clock input | T <sub>PIDC</sub> | 5.4 | 5.1 | 4.3 | 3.7 | 3.5 | 3.1 | ns | | TBUF driving a Horizontal Longline (L.L.)1 | | | ĺ | | | | | | | I to L.L. while T is Low (buffer active) (XC3100) | T <sub>IO</sub> | 4.1 | 3.7 | 3.1 | | | 1 | ns | | (XC3100A) | T <sub>IO</sub> | 3.6 | 3.6 | 3.1 | 3.1 | 2.9 | 2.1 | ns | | T↓ to L.L. active and valid with single pull-up resistor | Ton | 5.6 | 5.0 | 4.2 | 4.2 | 4.0 | 3.1 | ns | | T↓ to L.L. active and valid with pair of pull-up resistors | T <sub>ON</sub> | 7.1 | 6.5 | 5.7 | 5.7 | 5.5 | 4.6 | ns | | T↑ to L.L. High with single pull-up resistor | T <sub>PUS</sub> | 15.6 | 13.5 | 11.4 | 11.4 | 10.4 | 8.9 | ns | | T↑ to L.L. High with pair of pull-up resistors | T <sub>PUF</sub> | 12.0 | 10.5 | 8.8 | 8.1 | 7.1 | 5.9 | ns | | BIDI | | | | | | | | | | Bidirectional buffer delay | T <sub>BIDI</sub> | 1.4 | 1.2 | 1.0 | 0.9 | 0.85 | 0.75 | ns | | | | | | | • | | Prelim | | 9941759 0007870 088 Note: 1. Timing is based on the XC3142A, for other devices see XACT timing calculator. The use of two pull-up resistors per longline, available on other XC3000 devices, is not a valid design option for XC3100A devices. #### XC3100A CLB Switching Characteristics Guidelines Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the XACT timing calculator and used in the simulator. | | Sp | eec | Grade | | -5 | | 4 | | -3 | | 2 | Ι. | -1 | -( | 09 | | |----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|------------------------------------------------------------|--------------------------|------|--------------------------|------------|--------------------------|------|--------------------------|------|--------------------------|------|---------------------------|------|-----------------| | Descript | ion | S | ymbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | | Combinatorial Delay<br>Logic Variables<br>to outputs X or Y | A, B, C, D, E, | 1 | T <sub>ILO</sub> | | 4.1 | | 3.3 | - | 2.7 | | 2.2 | | 1.75 | | 1.5 | ns | | Sequential delay Clock k to outputs X or Y Clock k to outputs X or Y when Q is re- turned through function generators F or G to drive X or Y | | | T <sub>CKO</sub> | | 3.1 | | 2.5<br>5.2 | | 2.1 | | 1.7 | | 1.4 | | 1.25 | ns | | Set-up time before clock K Logic Variables A, B, C, D, E Data In DI Enable Clock EC Reset Direct inactive RD | | 2<br>4<br>6 | T <sub>ICK</sub><br>T <sub>DICK</sub><br>T <sub>ECCK</sub> | 3.1<br>2.0<br>3.8<br>1.0 | | 2.5<br>1.6<br>3.2<br>1.0 | | 2.1<br>1.4<br>2.7<br>1.0 | | 1.8<br>1.3<br>2.5<br>1.0 | | 1.7<br>1.2<br>2.3<br>1.0 | | 1.5<br>1.0<br>2.05<br>1.0 | | ns<br>ns<br>ns | | Hold Time after clock K<br>Logic Variables<br>Data In<br>Enable Clock | A, B, C, D, E<br>DI<br>EC | 3<br>5<br>7 | T <sub>CKI</sub><br>T <sub>CKDI</sub><br>T <sub>CKEC</sub> | 0<br>1.0<br>1.0 | | 0<br>1.0<br>0.8 | | 0<br>0.9<br>0.7 | | 0<br>0.9<br>0.7 | | 0<br>0.8<br>0.6 | | 0<br>0.7<br>0.55 | | ns<br>ns<br>ns | | Clock Clock High time Clock Low time Max. flip-flop toggle ra | ite | 11<br>12 | T <sub>CH</sub><br>T <sub>CL</sub><br>F <sub>CLK</sub> | 2.4<br>2.4<br>188 | | 2.0<br>2.0<br>227 | | 1.6<br>1.6<br>270 | | 1.3<br>1.3<br>323 | | 1.3<br>1.3<br>323 | | 1.3<br>1.3<br>370 | | ns<br>ns<br>MHz | | Reset Direct (RD) RD width delay from RD to outputs X or Y | | | T <sub>RPW</sub> | 3.8 | 4.4 | 3.2 | 3.7 | 2.7 | 3.1 | 2.3 | 2.7 | 2.3 | 2.4 | 2.05 | 2.15 | ns<br>ns | | Global Reset (RESET Pad) <sup>1</sup><br>RESET width (Low) (XC3142A)<br>delay from RESET pad to outputs X or Y | | | T <sub>MRW</sub><br>T <sub>MRQ</sub> | 14.0 | 17.0 | 14.0 | 14.0 | 12.0 | 12.0 | 12.0 | 12.0 | 12.0 | 12.0 | 12.0<br>Pre | 12.0 | ns<br>ns | Notes: 1. The CLB K to Q output delay (T<sub>CKO</sub>, #8) of any CLB, plus the shortest possible interconnect delay, is always longer than the Data In hold time requirement (T<sub>CKDI</sub>, #5) of any CLB on the same die. T<sub>ILO</sub>, T<sub>OLO</sub> and T<sub>ICK</sub> are specified for 4-input functions. For 5-input functions or base FGM functions, each of these specifications for the XC3100A family increases by 0.50 ns (-5), 0.42 ns (-4) and 0.35 ns (-3), 0.35 ns (-2), 0.30 ns (-1), and 0.30 ns (-09). ## **XC3100A CLB Switching Characteristics Guidelines (continued)** #### **XC3100A IOB Switching Characteristics Guidelines** Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the XACT timing calculator and used in the simulator. | S | pee | d Grade | | -5 | - | -4 | | -3 | Γ. | -2 | Ι . | -1 | -09 | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------|--------------------------------------|------------------------------|--------------------------------------|------------------------------|----------------------------------|------------------------------|---------------------------------|------------------------------|---------------------------------|------------------------------|---------------------------------|------------------------------|----------------------| | Description | S | ymbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | | Propagation Delays (Input) Pad to Direct In (I) Pad to Registered In (Q) | 3 | T <sub>PID</sub> | | 2.8 | | 2.5 | | 2.2 | | 2.0 | | 1.7 | | 1.55 | ns | | with latch transparent (XC3100A) Clock (IK) to Registered In (Q) | 4 | T <sub>PTG</sub><br>T <sub>IKRI</sub> | | 14.0<br>2.8 | | 12.0<br>2.5 | | 11.0 | | 11.0 | | 10.0<br>1.7 | | 9.2 | ns<br>ns | | Set-up Time (Input) Pad to Clock (IK) set-up time XC3120A, XC3130A XC3142A XC3164A XC3190A XC3195A | 1 | T <sub>PICK</sub> | 10.9<br>11.0<br>11.2<br>11.5<br>12.0 | | 10.6<br>10.7<br>11.0<br>11.2<br>11.6 | | 9.4<br>9.5<br>9.7<br>9.9<br>10.3 | | 8.9<br>9.0<br>9.2<br>9.4<br>9.8 | | 8.0<br>8.1<br>8.3<br>8.5<br>8.9 | | 7.2<br>7.3<br>7.5<br>7.7<br>8.1 | | ns<br>ns<br>ns<br>ns | | Propagation Delays (Output) Clock (OK) to Pad (fast) same (slew rate limited) Output (O) to Pad (fast) same (slew-rate limited) (XC3100A) 3-state to Pad | 7<br>7<br>10 | 0., | | 5.5<br>14.0<br>4.1<br>12.1 | | 5.0<br>12.0<br>3.7<br>11.0 | | 4.4<br>10.0<br>3.3<br>9.0 | | 3.7<br>9.7<br>3.0<br>8.7 | | 3.4<br>8.4<br>3.0<br>8.0 | | 3.3<br>6.9<br>2.9<br>6.5 | ns<br>ns<br>ns<br>ns | | begin hi-Z (fast) same (slew-rate limited) 3-state to Pad active and valid (fast) (XC3100A) same (slew-rate limited) | 9<br>9<br>8<br>8 | T <sub>TSHZ</sub><br>T <sub>TSHZ</sub><br>T <sub>TSON</sub><br>T <sub>TSON</sub> | | 6.9<br>6.9<br>10.0<br>18.0 | | 6.2<br>6.2<br>10.0<br>17.0 | | 5.5<br>5.5<br>9.0<br>15.0 | | 5.0<br>5.0<br>8.5<br>14.2 | | 4.5<br>4.5<br>6.5<br>11.5 | | 4.05<br>4.05<br>5.0 | ns<br>ns | | Set-up and Hold Times (Output) Output (O) to clock (OK) set-up time (XC3100A) Output (O) to clock (OK) hold time | 5 6 | T <sub>OOK</sub> | 5.0 | 10.0 | 4.5<br>0 | 17.0 | | 13.0 | 3.6 | 14.2 | 3.2 | 11.5 | 2.9 | 8.6 | ns<br>ns<br>ns | | Clock High time Clock Low time Max. flip-flop toggle rate | | T <sub>IOH</sub><br>T <sub>IOL</sub><br>F <sub>CLK</sub> | 2.4<br>2.4<br>188 | | 2.0<br>2.0<br>227 | | 1.6<br>1.6<br>270 | | 1.3<br>1.3<br>323 | | 1.3<br>1.3<br>323 | | 1.3<br>1.3<br>370 | | ns<br>ns<br>MHz | | Global Reset Delays RESET Pad to Registered In (Q) (XC3142A) (XC3190A) RESET Pad to output pad (fast) (slew-rate limited) | 13<br>15<br>15 | T <sub>RPO</sub> | | 18.0<br>29.5<br>24.0<br>32.0 | | 15.0<br>25.5<br>20.0<br>27.0 | | 13.0<br>21.0<br>17.0<br>23.0 | | 13.0<br>21.0<br>17.0<br>23.0 | | 13.0<br>21.0<br>17.0<br>22.0 | | 14.4<br>21.0<br>17.0<br>21.0 | ns<br>ns<br>ns | Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). For larger capacitive loads, see page XAPP024. Typical slew rate limited output rise/fall times are approximately four times longer. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source. 3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized. 4. T<sub>PID</sub>, T<sub>PTG</sub>, and T<sub>PICK</sub> are 3 ns higher for XTL2 when the pin is configures as a user input. ## XC3100A IOB Switching Characteristics Guidelines (continued) 9941759 0007874 723 ## **Product Availability** | PINS | ; | 44 | 64 | 68 | . 8 | 14 | | 1 | 00 | | 1 | 32 | 144 | 160 | 164 | 1 | 75 | 176 | 208 | 223 | |-----------------------------------------|-----|----------------|----------------|----------------|----------------|--------------|----------------|----------------|----------------|------------------------|---------------|--------------|----------------|----------------|------------------------|-------|--------------|----------------|-------|--------------| | TYPE | Ξ | Piast.<br>PLCC | Plast.<br>VQFP | Plast.<br>PLCC | Plast.<br>PLCC | Ceram<br>PGA | Plast.<br>PQFP | Plast.<br>TQFP | Piast.<br>VQFP | Top-<br>Brazed<br>CQFP | Plast.<br>PGA | Ceram<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP | Top-<br>Brazed<br>CQFP | 2004 | Ceram<br>PGA | Plast.<br>TQFP | | Ceram<br>PGA | | CODE | Ξ | PC44 | VQ64 | PC68 | PC84 | PG84 | PQ100 | TQ100 | VQ100 | CB100 | PP132 | PG132 | TQ144 | PQ160 | CB164 | PP175 | PG175 | TQ176 | PQ208 | PG223 | | | -5 | | | CI | CI | CI | CI | | | | | | | | | | | | | <u> </u> | | | -4 | | | CI | CI | CI | CI | | | | | | | | | | | | | <b></b> | | XC3120/A | -3 | | | СI | CI | CI | CI | | | | | | - | | | | | | | - | | AC3120/A | -2 | | | CI | CI | CI | ÇI | | | - | | | | | | | | | | ļ — | | | -1 | | | С | С | С | С | | | | | | | | | | | | | | | | -09 | | | С | С | С | C | | | | - | | | | | | | | _ | | | | -5 | C1 | CI | CI | CI | CI | CI | | CI | | | | | | | | | | | | | | -4 | CI | CI | CI | CI | СI | CI | | ÇI | | | | | | | | | | | | | XC3130A | -3 | CI | СI | CI | СI | CI | CI | | CI | | | | | | | | | | _ | | | AUGIOUA | -2 | CI | СI | CI | CI | CI | CI | | СI | | | | | | - | | | | - | <b></b> | | | -1 | С | С | С | С | С | С | | С | | | | | | | | | | | | | | -09 | С | С | С | С | С | С | | С | | | | | | | | | | | | | | -5 | | | | CI | СІМВ | CI | | CI | МВ | CI | CIMB | CI | | | | | | | | | | -4 | | | | CI | CI | CI | | CI | | CI | CI | CI | | | | | | | | | XC3142A | -3 | | į | | CI | Cı | CI | | CI | , | CI | CI | CI | - | | | | | | | | AU3142A | -2 | | | | CI | CI | CI | | CI | | CI | CI | CI | | | | 1 | | | | | | -1 | | | | С | С | С | | С | | С | С | С | | | | | | | | | | -09 | | | | С | С | С | | С | | С | C | С | | | | | | | | | | -5 | | | | CI | | | | | | CI | CI | CI | CI | | | | | | | | | -4 | | | | CI | | | | | | CI | CI | CI | CI | | | | | | | | XC3164A | -3 | | | | CI | | | | | | Ci | C1 | CI | CI | | | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | -2 | | | | CI | | | | | | CI | CI- | ÇI | CI | | | | | | | | | -1 | | | | С | | | | | | С | С | С | С | | | | | | | | | -09 | | | | С | | | | | | С | С | С | С | | | | | | | | j | -5 | | | | CI | | | | | | | | | CI | МВ | CI | CIMB | CI | CI | | | ĺ | -4 | | | | CI | | | | | | | | | CI | | CI | CI | CI | CI | | | XC3190A | -3 | | | | CI | | | | | | | | | C1 | | CI | CI | CI | CI | | | | -2 | | | | CI | | | | | | | | | CI | | Cı | CI | CI | CI | | | | -1 | | | | С | | | | | | | | | С | | С | С | С | С | | | | -09 | | | | С | | | | | | | | | С | | С | С | С | С | | | [ | -5 | | | | CI | | | | | | | | | CI | МВ | CI | CIMB | | CI | CIMB | | | -4 | | | | CI | | | | | | | | | CI | | CI | CI | | CI | CI | | XC3195A | -3 | | | | CI | | | T | T | | | | | CI | | CI | CI | | CI | CI | | | -2 | | | | CI | | | | | | | | | CI | | CI | CI | | CI | CI | | | -1 | | | | С | | | | | | | | | С | | С | С | | С | С | | | -09 | | | | С | | | T | | | | | | С | | С | С | | С | С | Note: C = Commercial, $T_J = 0^{\circ}$ to +85°C I = Industrial, $T_J = -40^{\circ}$ to +100°C M = Military, $T_C = -55^{\circ}$ to +125° C B = MIL-STD-883C Class B # **Ordering Information** 9941759 0007875 66T