#### 2015.12.31

### A10-DATASHEET Subscribe Send Feedback

This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria<sup>®</sup> 10 devices.

Arria 10 devices are offered in extended and industrial grades. Extended devices are offered in -E1 (fastest), -E2, and -E3 speed grades. Industrial grade devices are offered in the -I1, -I2, and -I3 speed grades.

The suffix after the speed grade denotes the power options offered in Arria 10 devices.

- L—Low static power
- S—Standard power
- M—Enabled with the  $V_{CC}$  PowerManager feature (you can power  $V_{CC}$  and  $V_{CCP}$  at nominal voltage of 0.90 V or lower voltage of 0.83 V)
- V—Supported with the SmartVID feature (lowest static power)

#### **Related Information**

#### Arria 10 Device Overview

Provides more information about the densities and packages of devices in the Arria 10 family.

# **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Arria 10 devices.

# **Operating Conditions**

Arria 10 devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria 10 devices, you must consider the operating requirements described in this section.

© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Arria 10 devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.

**Caution:** Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### Table 1: Absolute Maximum Ratings for Arria 10 Devices—Preliminary

| Symbol                | Description                                                            | Condition | Minimum | Maximum | Unit |
|-----------------------|------------------------------------------------------------------------|-----------|---------|---------|------|
| V <sub>CC</sub>       | Core voltage power supply                                              | —         | -0.50   | 1.21    | V    |
| V <sub>CCP</sub>      | Periphery circuitry and transceiver fabric interface power supply      | _         | -0.50   | 1.21    | V    |
| V <sub>CCERAM</sub>   | Embedded memory power supply                                           | _         | -0.50   | 1.36    | V    |
| V <sub>CCPT</sub>     | Power supply for programmable power technology and I/O pre-driver      | _         | -0.50   | 2.46    | V    |
| V <sub>CCBAT</sub>    | Battery back-up power supply for design security volatile key register | _         | -0.50   | 2.46    | V    |
| V <sub>CCPGM</sub>    | Configuration pins power supply                                        | (1)       | -0.50   | 2.46    | V    |
| V                     | I/O huffers notice supply                                              | 3 V I/O   | -0.50   | 4.10    | V    |
| V <sub>CCIO</sub>     | I/O buffers power supply                                               | LVDS I/O  | -0.50   | 2.46    | V    |
| V <sub>CCA_PLL</sub>  | Phase-locked loop (PLL) analog power supply                            | _         | -0.50   | 2.46    | V    |
| V <sub>CCT_GXB</sub>  | Transmitter power                                                      | _         | -0.50   | 1.34    | V    |
| V <sub>CCR_GXB</sub>  | Receiver power                                                         |           | -0.50   | 1.34    | V    |
| V <sub>CCH_GXB</sub>  | Transmitter output buffer power                                        | _         | -0.50   | 2.46    | V    |
| V <sub>CCL_HPS</sub>  | HPS core voltage and periphery circuitry power supply                  | _         | -0.50   | 1.27    | V    |
| V                     | HPS I/O buffers power supply                                           | 3 V I/O   | -0.50   | 4.10    | V    |
| V <sub>CCIO_HPS</sub> | 111 3 1/O bullets power suppry                                         | LVDS I/O  | -0.50   | 2.46    | V    |

<sup>(1)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.



| Symbol                   | Description                     | Condition | Minimum | Maximum | Unit |
|--------------------------|---------------------------------|-----------|---------|---------|------|
| V <sub>CCIOREF_HPS</sub> | HPS I/O pre-driver power supply | _         | -0.50   | 2.46    | V    |
| V <sub>CCPLL_HPS</sub>   | HPS PLL power supply            |           | -0.50   | 2.46    | V    |
| I <sub>OUT</sub>         | DC output current per pin       |           | -25     | 25      | mA   |
| T <sub>J</sub>           | Operating junction temperature  |           | -55     | 125     | °C   |
| T <sub>STG</sub>         | Storage temperature (no bias)   |           | -65     | 150     | °C   |

### Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle.

For example, a signal that overshoots to 2.70 V for LVDS I/O can only be at 2.70 V for ~4% over the lifetime of the device.

#### Table 2: Maximum Allowed Overshoot During Transitions for Arria 10 Devices—Preliminary

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The LVDS I/O values are applicable to the VREFP\_ADC and VREFN\_ADC I/O pins.

| Symbol  | Description      | Condition (V)           |                                         | Overshoot Duration as % at T」= 100°C | Unit |
|---------|------------------|-------------------------|-----------------------------------------|--------------------------------------|------|
| Symbol  | Description      | LVDS I/O <sup>(2)</sup> | OVERSING C DURATION AS /0 at 1) = 100 C |                                      | Onit |
|         |                  | 2.50                    | 3.80                                    | 100                                  | %    |
|         |                  | 2.55                    | 3.85                                    | 42                                   | %    |
| Vi (AC) | AC input voltage | A C input voltage 2.60  |                                         | 18                                   | %    |
| VI (AC) | ne input voltage | 2.65                    | 3.95                                    | 9                                    | %    |
|         |                  | 2.70                    | 4.00                                    | 4                                    | %    |
|         |                  | > 2.70                  | > 4.00                                  | No overshoot allowed                 | %    |

<sup>(2)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.



#### **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Arria 10 devices.

#### **Recommended Operating Conditions**

#### Table 3: Recommended Operating Conditions for Arria 10 Devices—Preliminary

This table lists the steady-state voltage values expected from Arria 10 devices. Power supply ramps must all be strictly monotonic, without plateaus.

| Symbol              | Description                                                       | Condition                                   | Minimum <sup>(3)</sup> | Typical   | Maximum <sup>(3)</sup> | Unit |
|---------------------|-------------------------------------------------------------------|---------------------------------------------|------------------------|-----------|------------------------|------|
|                     |                                                                   | Standard and low power                      | 0.87                   | 0.9 (4)   | 0.93                   | V    |
| V <sub>CC</sub>     | Core voltage power supply                                         | V <sub>CC</sub> PowerManager <sup>(5)</sup> | 0.8, 0.87              | 0.83, 0.9 | 0.86, 0.93             | V    |
|                     |                                                                   | SmartVID <sup>(6)</sup>                     | 0.8                    | _         | 0.93                   | V    |
|                     |                                                                   | Standard and low power                      | 0.87                   | 0.9 (4)   | 0.93                   | V    |
| V <sub>CCP</sub>    | Periphery circuitry and transceiver fabric interface power supply | V <sub>CC</sub> PowerManager <sup>(5)</sup> | 0.8, 0.87              | 0.83, 0.9 | 0.86, 0.93             | V    |
|                     | 1 11 /                                                            | SmartVID <sup>(6)</sup>                     | 0.8                    |           | 0.93                   | V    |
|                     |                                                                   | 1.8 V                                       | 1.71                   | 1.8       | 1.89                   | V    |
| V <sub>CCPGM</sub>  | Configuration pins power supply                                   | 1.5 V                                       | 1.425                  | 1.5       | 1.575                  | V    |
|                     |                                                                   | 1.2 V                                       | 1.14                   | 1.2       | 1.26                   | V    |
| V <sub>CCERAM</sub> | Embedded memory power supply                                      | 0.9 V                                       | 0.87                   | 0.9(4)    | 0.93                   | V    |



<sup>&</sup>lt;sup>(3)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(4)</sup> You can operate -1 and -2 speed grade devices at 0.9 V or 0.95 V typical value. You can operate -3 speed grade device at only 0.9 V typical value. Core performance shown in this datasheet is applicable for the operation at 0.9 V. Operating at 0.95 V results in higher core performance and higher power consumption. For more information about the performance and power consumption of 0.95 V operation, refer to the Quartus<sup>®</sup> Prime software timing reports, PowerPlay Power Analyzer report, and Early Power Estimator (EPE).

<sup>&</sup>lt;sup>(5)</sup> You can operate V<sub>CC</sub> PowerManager devices at either 0.83 V or 0.9 V. Power V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V to achieve –1 speed grade performance. Power  $V_{CC}$  and  $V_{CCP}$  at 0.83 V to achieve lower performance using the lowest power.

<sup>&</sup>lt;sup>(6)</sup> SmartVID is supported in devices with -2V and -3V speed grades only.

A10-DATASHEET 2015.12.31

5

| Symbol                            | Description                                                       | Condition                | Minimum <sup>(3)</sup> | Typical | Maximum <sup>(3)</sup> | Unit |
|-----------------------------------|-------------------------------------------------------------------|--------------------------|------------------------|---------|------------------------|------|
|                                   | Battery back-up power supply                                      | 1.8 V                    | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CCBAT</sub> <sup>(7)</sup> | (For design security volatile key register)                       | 1.2 V                    | 1.14                   | 1.2     | 1.26                   | V    |
| V <sub>CCPT</sub>                 | Power supply for programmable power technology and I/O pre-driver | 1.8 V                    | 1.71                   | 1.8     | 1.89                   | V    |
|                                   |                                                                   | 3.0 V (for 3 V I/O only) | 2.85                   | 3.0     | 3.15                   | V    |
|                                   |                                                                   | 2.5 V (for 3 V I/O only) | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCIO</sub>                 |                                                                   | 1.8 V                    | 1.71                   | 1.8     | 1.89                   | V    |
|                                   | I/O buffers power supply                                          | 1.5 V                    | 1.425                  | 1.5     | 1.575                  | V    |
|                                   |                                                                   | 1.35 V                   | (8)                    | 1.35    | (8)                    | V    |
|                                   |                                                                   | 1.25 V                   | 1.19                   | 1.25    | 1.31                   | V    |
|                                   |                                                                   | 1.2 V                    | (8)                    | 1.2     | (8)                    | V    |
| V <sub>CCA_PLL</sub>              | PLL analog voltage regulator power supply                         | _                        | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>REFP_ADC</sub>             | Precision voltage reference for voltage sensor                    | _                        | 1.2475                 | 1.25    | 1.2525                 | V    |
| <b>V</b> 7 (9)                    | DC input voltage                                                  | 3 V I/O                  | -0.3                   |         | 3.3                    | V    |
| V <sub>I</sub> <sup>(9)</sup>     | DC input voltage                                                  | LVDS I/O                 | -0.3                   | _       | 2.19                   | V    |
| V <sub>O</sub>                    | Output voltage                                                    | _                        | 0                      | _       | V <sub>CCIO</sub>      | V    |
| т                                 | Operating iunction temperature                                    | Extended                 | 0                      | _       | 100                    | °C   |
| TJ                                | Operating junction temperature                                    | Industrial               | 40                     |         | 100                    | °C   |

<sup>(3)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Industrial

-40

<sup>(7)</sup> If you do not use the design security feature in Arria 10 devices, connect V<sub>CCBAT</sub> to a 1.5-V or 1.8-V power supply. Arria 10 power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria 10 devices do not exit POR if V<sub>CCBAT</sub> is not powered up.

<sup>(8)</sup> For minimum and maximum voltage values, refer to the I/O Standard Specifications section.

<sup>(9)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.

°C

100



| Symbol                                | Description            | Condition    | Minimum <sup>(3)</sup> | Typical | Maximum <sup>(3)</sup> | Unit |
|---------------------------------------|------------------------|--------------|------------------------|---------|------------------------|------|
| t <sub>RAMP</sub> <sup>(10)(11)</sup> | Power supply remp time | Standard POR | 200 µs                 | _       | 100 ms                 |      |
|                                       | Power supply ramp time | Fast POR     | 200 µs                 | _       | 4 ms                   |      |

#### **Related Information**

I/O Standard Specifications on page 17

#### **Transceiver Power Supply Operating Conditions**

### Table 4: Transceiver Power Supply Operating Conditions for Arria 10 GX/SX Devices—Preliminary

| Symbol                    | Description              | Condition <sup>(12)</sup>             | Minimum <sup>(13)</sup> | Typical | Maximum | Unit |
|---------------------------|--------------------------|---------------------------------------|-------------------------|---------|---------|------|
|                           |                          | Chip-to-Chip ≤ 17.4 Gbps              | 1.0                     | 1.03    | 1.06    | V    |
|                           |                          | Or                                    |                         |         |         |      |
| V                         | Transmitter power supply | Backplane $^{(14)} \leq 16.0$ Gbps    |                         |         |         |      |
| V <sub>CCT_GXB[L,R]</sub> | Transmitter power supply | Chip-to-Chip ≤ 11.3 Gbps              | 0.92                    | 0.95    | 0.98    | V    |
|                           |                          | Or                                    |                         |         |         |      |
|                           |                          | Backplane $^{(14)} \leq 10.3125$ Gbps |                         |         |         |      |



<sup>&</sup>lt;sup>(3)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(10)</sup> This is also applicable to HPS power supply. For HPS power supply, refer to  $t_{RAMP}$  specifications for standard POR when HPS\_PORSEL = 0 and  $t_{RAMP}$  specifications for fast POR when HPS\_PORSEL = 1.

<sup>&</sup>lt;sup>(11)</sup> t<sub>ramp</sub> is the ramp time of each individual power supply, not the ramp time of all combined power supplies.

<sup>(12)</sup> These data rate ranges vary depending on the transceiver speed grade. Refer to Transceiver Performance for Arria 10 GX/SX Devices for exact data rate ranges.

<sup>&</sup>lt;sup>(13)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(14)</sup> Backplane applications assume advanced equalization circuitry, such as decision feedback equalization (DFE), is enabled to compensate for signal impairments. Chip-to-chip links are assumed to be applications with short reach channels that do not require DFE.

| Symbol                    | Description                    | Condition <sup>(12)</sup>             | Minimum <sup>(13)</sup> | Typical | Maximum | Unit |
|---------------------------|--------------------------------|---------------------------------------|-------------------------|---------|---------|------|
|                           |                                | Chip-to-Chip ≤ 17.4 Gbps              | 1.0                     | 1.03    | 1.06    | V    |
|                           |                                | Or                                    |                         |         |         |      |
| V. D                      | Receiver power supply          | Backplane $^{(14)} \leq 16.0$ Gbps    |                         |         |         |      |
| V <sub>CCR_GXB[L,R]</sub> |                                | Chip-to-Chip ≤ 11.3 Gbps              | 0.92                    | 0.95    | 0.98    | V    |
|                           |                                | Or                                    |                         |         |         |      |
|                           |                                | Backplane $^{(14)} \leq 10.3125$ Gbps |                         |         |         |      |
| V <sub>CCH_GXB[L,R]</sub> | Transceiver high voltage power | _                                     | 1.710                   | 1.8     | 1.890   | V    |

**Note:** Most VCCR\_GXB and VCCT\_GXB pins associated with unused transceiver channels can be grounded on a per-side basis to minimize power consumption. Refer to the *Arria 10 GX*, *GT*, *and SX Device Family Pin Connection Guidelines* and the Quartus Prime pin report for information about pinning out the package to minimize power consumption for your specific design.

Arria 10 Device Datasheet



<sup>&</sup>lt;sup>(12)</sup> These data rate ranges vary depending on the transceiver speed grade. Refer to Transceiver Performance for Arria 10 GX/SX Devices for exact data rate ranges.

<sup>&</sup>lt;sup>(13)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

### Table 5: Transceiver Power Supply Operating Conditions for Arria 10 GT Devices—Preliminary

| Symbol                    | Description              | Condition <sup>(15)</sup>                                                               | Minimum <sup>(13)</sup> | Typical | Maximum | Unit |
|---------------------------|--------------------------|-----------------------------------------------------------------------------------------|-------------------------|---------|---------|------|
| V <sub>CCT_GXB[L,R]</sub> |                          | Chip-to-Chip < 28.3 Gbps <sup>(16)</sup><br>Or<br>Backplane <sup>(14)</sup> < 17.4 Gbps | 1.10                    | 1.12    | 1.14    | V    |
|                           | Transmitter power supply | Chip-to-Chip < 15 Gbps<br>Or<br>Backplane <sup>(14)</sup> < 14.2 Gbps                   | 1.0                     | 1.03    | 1.06    | V    |
|                           |                          | Chip-to-Chip < 11.3 Gbps<br>Or<br>Backplane <sup>(14)</sup> < 10.3125 Gbps              | 0.92                    | 0.95    | 0.98    | V    |
|                           | Receiver power supply    | Chip-to-Chip < 28.3 Gbps<br>Or<br>Backplane <sup>(14)</sup> < 17.4 Gbps                 | 1.10                    | 1.12    | 1.14    | V    |
| V <sub>CCR_GXB[L,R]</sub> |                          | Chip-to-Chip < 15 Gbps<br>Or<br>Backplane <sup>(14)</sup> < 14.2 Gbps                   | 1.0                     | 1.03    | 1.06    | V    |
|                           |                          | Chip-to-Chip < 11.3 Gbps<br>Or<br>Backplane <sup>(14)</sup> < 10.3125 Gbps              | 0.92                    | 0.95    | 0.98    | V    |



<sup>&</sup>lt;sup>(15)</sup> These data rate ranges vary depending on the transceiver speed grade. Refer to Transceiver Performance for Arria 10 GT Devices table for exact data rate ranges.

9

| Symbol                    | Description                           | Condition <sup>(15)</sup> | Minimum <sup>(13)</sup> | Typical | Maximum | Unit |
|---------------------------|---------------------------------------|---------------------------|-------------------------|---------|---------|------|
| V <sub>CCH_GXB[L,R]</sub> | Transceiver high voltage power supply | _                         | 1.710                   | 1.8     | 1.890   | V    |

#### **Related Information**

- Transceiver Performance for Arria 10 GT Devices on page 26 Provides the data rate ranges for different transceiver speed grades.
- Transceiver Performance for Arria 10 GX/SX Devices on page 23 Provides the data rate ranges for different transceiver speed grades.
- Arria 10 GX, GT, and SX Device Family Pin Connection Guidelines

### **HPS Power Supply Operating Conditions**

#### Table 6: HPS Power Supply Operating Conditions for Arria 10 SX Devices—Preliminary

This table lists the steady-state voltage and current values expected from Arria 10 system-on-a-chip (SoC) devices with ARM®-based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus. Refer to Recommended Operating Conditions for Arria 10 Devices table for the steady-state voltage values expected from the FPGA portion of the Arria 10 SoC devices.

| Symbol                | Description                                           | Condition                                        | Minimum <sup>(17)</sup> | Typical | Maximum <sup>(17)</sup> | Unit |
|-----------------------|-------------------------------------------------------|--------------------------------------------------|-------------------------|---------|-------------------------|------|
| V <sub>CCL_HPS</sub>  | HPS core voltage and periphery circuitry power supply | HPS processor speed =<br>1.2 GHz                 | 0.87                    | 0.9     | 0.93                    | V    |
|                       |                                                       | HPS processor speed =<br>1.5 GHz, –1 speed grade | 0.92                    | 0.95    | 0.98                    | V    |
| V <sub>CCIO_HPS</sub> | HPS I/O buffers power supply                          | 3.0 V                                            | 2.85                    | 3.0     | 3.15                    | V    |
|                       |                                                       | 2.5 V                                            | 2.375                   | 2.5     | 2.625                   | V    |
|                       |                                                       | 1.8 V                                            | 1.71                    | 1.8     | 1.89                    | V    |

<sup>&</sup>lt;sup>(15)</sup> These data rate ranges vary depending on the transceiver speed grade. Refer to Transceiver Performance for Arria 10 GT Devices table for exact data rate ranges.



<sup>&</sup>lt;sup>(16)</sup> 28.3 Gbps is the maximum data rate for GT channels. 17.4 Gbps is the maximum data rate for GX channels.

<sup>&</sup>lt;sup>(17)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

| Symbol                   | Description                                   | Condition | Minimum <sup>(17)</sup> | Typical | Maximum <sup>(17)</sup> | Unit |
|--------------------------|-----------------------------------------------|-----------|-------------------------|---------|-------------------------|------|
| V <sub>CCIOREF_HPS</sub> | HPS I/O pre-driver power supply               | —         | 1.71                    | 1.8     | 1.89                    | V    |
| V <sub>CCPLL_HPS</sub>   | HPS PLL analog voltage regulator power supply | _         | 1.71                    | 1.8     | 1.89                    | V    |

**Related Information** 

**Recommended Operating Conditions** on page 4

Provides the steady-state voltage values for the FPGA portion of the device.

### **DC Characteristics**

The OCT variation after power-up calibration specifications will be available in a future release of the Arria 10 Device Datasheet.

### Supply Current and Power Consumption

Altera offers two ways to estimate power for your design-the Excel-based Early Power Estimator (EPE) and the Quartus Prime PowerPlay Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the usage of the resources.

The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-androute. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yield very accurate power estimates.

#### **Related Information**

- PowerPlay Early Power Estimator User Guide Provides more information about power estimation tools.
- PowerPlay Power Analysis chapter, Quartus Prime Handbook Provides more information about power estimation tools.

**Altera Corporation** 

**Arria 10 Device Datasheet** 



<sup>&</sup>lt;sup>(17)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

### I/O Pin Leakage Current

#### Table 7: I/O Pin Leakage Current for Arria 10 Devices—Preliminary

If  $V_O = V_{CCIO}$  to  $V_{CCIOMAX}$ , 300 µA of leakage current per I/O is expected.

| Symbol          | Description        | Description Condition          |     | Мах | Unit |
|-----------------|--------------------|--------------------------------|-----|-----|------|
| II              | Input pin          | $V_{I} = 0 V$ to $V_{CCIOMAX}$ | -80 | 80  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_{O} = 0 V$ to $V_{CCIOMAX}$ | -80 | 80  | μΑ   |

#### **Bus Hold Specifications**

The bus-hold trip points are based on calculated input voltages from the JEDEC standard.

#### Table 8: Bus Hold Parameters for Arria 10 Devices—Preliminary

|                                             |                   |                                                             |                                           |     |                                            |     | V <sub>CCI</sub>                           | <sub>O</sub> (V) |     |     |     |     |      |
|---------------------------------------------|-------------------|-------------------------------------------------------------|-------------------------------------------|-----|--------------------------------------------|-----|--------------------------------------------|------------------|-----|-----|-----|-----|------|
| Parameter                                   | Symbol            | Condition                                                   | 1.                                        | .2  | 1.                                         | .5  | 1.                                         | .8               | 2.  | .5  | 3   | .0  | Unit |
|                                             |                   |                                                             | Min                                       | Max | Min                                        | Max | Min                                        | Max              | Min | Max | Min | Max |      |
| Bus-hold,<br>low,<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(max)                  | 8 <sup>(18)</sup> ,<br>26 <sup>(19)</sup> |     | 12 <sup>(18)</sup> ,<br>32 <sup>(19)</sup> |     | 30 <sup>(18)</sup> ,<br>55 <sup>(19)</sup> | _                | 60  |     | 70  |     | μΑ   |
| Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(min)                  | $-8^{(18)},$<br>$-26^{(19)}$              |     | $-12^{(18)},$<br>$-32^{(19)}$              |     | $-30^{(18)},$<br>$-55^{(19)}$              |                  | -60 |     | -70 |     | μΑ   |
| Bus-hold,<br>low,<br>overdrive<br>current   | I <sub>ODL</sub>  | $\begin{array}{c} 0 \ V < V_{IN} \\ < V_{CCIO} \end{array}$ |                                           | 125 |                                            | 175 |                                            | 200              |     | 300 |     | 500 | μΑ   |

<sup>(18)</sup> This value is only applicable for LVDS I/O bank.



<sup>&</sup>lt;sup>(19)</sup> This value is only applicable for 3 V I/O bank.

|                                            |                   |                                                                                        |     | V <sub>CCIO</sub> (V) |      |      |      |      |      |      |     |      |      |
|--------------------------------------------|-------------------|----------------------------------------------------------------------------------------|-----|-----------------------|------|------|------|------|------|------|-----|------|------|
| Parameter                                  | Symbol            | Condition                                                                              | 1.  | .2                    | 1    | .5   | 1    | .8   | 2    | .5   | 3   | .0   | Unit |
|                                            |                   |                                                                                        | Min | Max                   | Min  | Max  | Min  | Max  | Min  | Max  | Min | Max  |      |
| Bus-hold,<br>high,<br>overdrive<br>current | I <sub>ODH</sub>  | $\begin{array}{c} 0 \ \mathrm{V} < \mathrm{V_{IN}} \\ < \mathrm{V_{CCIO}} \end{array}$ |     | -125                  |      | -175 |      | -200 |      | -300 |     | -500 | μΑ   |
| Bus-hold<br>trip point                     | V <sub>TRIP</sub> | —                                                                                      | 0.3 | 0.9                   | 0.38 | 1.13 | 0.68 | 1.07 | 0.70 | 1.7  | 0.8 | 2    | V    |

#### **OCT Calibration Accuracy Specifications**

If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block.

#### Table 9: OCT Calibration Accuracy Specifications for Arria 10 Devices—Preliminary

Calibration accuracy for the calibrated on-chip series termination (R<sub>S</sub> OCT) and on-chip parallel termination (R<sub>T</sub> OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change.

| Symbol                                | Description                                                                                                           | Condition (V)                               | Ca       | libration Accura | асу      | Unit |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------|------------------|----------|------|
| Symbol                                | Description                                                                                                           |                                             | –E1, –I1 | –E2, –I2         | –E3, –I3 | Onic |
| 48-Ω, 60-Ω, 80-Ω, and 240-Ω $\rm R_S$ | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | $V_{CCIO} = 1.2$                            | ±15      | ±15              | ±15      | %    |
| 34- $\Omega$ and 40- $\Omega$ $R_S$   | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                  | V <sub>CCIO</sub> = 1.5, 1.35, 1.25,<br>1.2 | ±15      | ±15              | ±15      | %    |
| 25-Ω R <sub>S</sub>                   | Internal series termination with calibration                                                                          | V <sub>CCIO</sub> = 1.8, 1.5, 1.2           | ±15      | ±15              | ±15      | %    |
| 50-Ω R <sub>S</sub>                   | Internal series termination with calibration                                                                          | V <sub>CCIO</sub> = 1.8, 1.5, 1.2           | ±15      | ±15              | ±15      | %    |



A10-DATASHEET 2015.12.31

| Symbol                                                                                                                                                                                  | Description                                                                                                                                  | Condition (V)                                  | Ca         | libration Accura | асу        | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------|------------------|------------|------|
| Symbol                                                                                                                                                                                  | Description                                                                                                                                  |                                                | –E1, –I1   | –E2, –I2         | –E3, –I3   | Ont  |
| 34- $\Omega$ , 40- $\Omega$ , 48- $\Omega$ , and 60- $\Omega$ R <sub>S</sub>                                                                                                            | Internal series termination with calibration (34- $\Omega$ , 40- $\Omega$ , 48- $\Omega$ , and 60- $\Omega$ setting)                         | POD12 I/O standard,<br>V <sub>CCIO</sub> = 1.2 | ±15        | ±15              | ±15        | %    |
| $\begin{array}{c} 34\text{-}\Omega,40\text{-}\Omega,48\text{-}\Omega,\\ 60\text{-}\Omega,80\text{-}\Omega,120\text{-}\Omega,\\ \text{and}240\text{-}\Omega\;R_{\mathrm{T}} \end{array}$ | Internal parallel termination with calibration $(34-\Omega, 40-\Omega, 48-\Omega, 60-\Omega, 80-\Omega, 120-\Omega, and 240-\Omega$ setting) | POD12 I/O standard,<br>V <sub>CCIO</sub> = 1.2 | ±15        | ±15              | ±15        | %    |
| 60- $\Omega$ and 120- $\Omega$ $R_T$                                                                                                                                                    | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                      | V <sub>CCIO</sub> = 1.5, 1.35, 1.25,<br>1.2    | -10 to +40 | -10 to +40       | -10 to +40 | %    |
| 30- $\Omega$ and 40- $\Omega$ $R_T$                                                                                                                                                     | Internal parallel termination with calibration (30- $\Omega$ and 40- $\Omega$ setting)                                                       | V <sub>CCIO</sub> = 1.5, 1.35, 1.25            | -10 to +40 | -10 to +40       | -10 to +40 | %    |
| 50- $\Omega$ R <sub>T</sub>                                                                                                                                                             | Internal parallel termination with calibration (50- $\Omega$ setting)                                                                        | V <sub>CCIO</sub> = 1.8, 1.5, 1.2              | -10 to +40 | -10 to +40       | -10 to +40 | %    |

### OCT Without Calibration Resistance Tolerance Specifications

#### Table 10: OCT Without Calibration Resistance Tolerance Specifications for Arria 10 Devices—Preliminary

#### This table lists the Arria 10 OCT without calibration resistance tolerance to PVT changes.

| Symbol              | Description                         | Condition (V)                       | Re         | nce       | Unit     |      |
|---------------------|-------------------------------------|-------------------------------------|------------|-----------|----------|------|
| Symbol              |                                     |                                     | –E1, –I1   | –E2, –I2  | –E3, –I3 | Onic |
|                     | Internal series termination without | V <sub>CCIO</sub> = 2.5, 3.0        | -40 to +30 | $\pm 40$  | ± 40     | %    |
| 25-Ω R <sub>S</sub> | calibration                         | V <sub>CCIO</sub> = 1.8, 1.5        | -50 to +30 | ± 50      | ± 50     | %    |
|                     | (25- $\Omega$ setting)              | V <sub>CCIO</sub> = 1.2             | -50 to +30 | ± 50      | ± 50     | %    |
|                     | Internal series termination without | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 | -50 to +30 | ± 50      | ± 50     | %    |
| 34-Ω R <sub>S</sub> | calibration                         | V <sub>CCIO</sub> = 1.2             | -50 to +30 | ± 50 ± 50 | ± 50     | %    |
|                     | (34-Ω setting)                      | POD12 I/O standard                  | -50 to +30 | ± 50      | ± 50     | %    |



| Cumbal               | Description                                                                    | Condition ()()                      | Res        | sistance Tolerar | ice      | Unit |
|----------------------|--------------------------------------------------------------------------------|-------------------------------------|------------|------------------|----------|------|
| Symbol               | Description                                                                    | Condition (V)                       | –E1, –I1   | –E2, –I2         | –E3, –I3 | Unit |
|                      | Internal series termination without                                            | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 | -50 to +30 | ± 50             | ± 50     | %    |
| $40-\Omega R_S$      | calibration                                                                    | V <sub>CCIO</sub> = 1.2             | -50 to +30 | ± 50             | ± 50     | %    |
|                      | (40- $\Omega$ setting)                                                         | POD12 I/O standard                  | -50 to +30 | ± 50             | ± 50     | %    |
| 48-Ω R <sub>S</sub>  | Internal series termination without                                            | V <sub>CCIO</sub> = 1.2             | -50 to +30 | ± 50             | ± 50     | %    |
| 40-12 K <sub>S</sub> | calibration(48- $\Omega$ setting)                                              | POD12 I/O standard                  | -50 to +30 | ± 50             | ± 50     | %    |
|                      | Internal series termination without                                            | VCCIO = 2.5, 3.0                    | -40 to +30 | ± 40             | ± 40     | %    |
| 50-Ω R <sub>S</sub>  | calibration                                                                    | V <sub>CCIO</sub> = 1.8, 1.5        | -50 to +30 | ± 50             | ± 50     | %    |
|                      | (50- $\Omega$ setting)                                                         | V <sub>CCIO</sub> = 1.2             | -50 to +30 | ± 50             | ± 50     | %    |
| 60-Ω R <sub>S</sub>  | Internal series termination without calibration $(60-\Omega \text{ setting})$  | $V_{\rm CCIO} = 1.2$                | -50 to +30 | ± 50             | ± 50     | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting)                              | V <sub>CCIO</sub> = 1.8, 1.5        | ± 25       | ± 35             | ± 40     | %    |
| 120-Ω R <sub>S</sub> | Internal series termination without calibration $(120-\Omega \text{ setting})$ | $V_{CCIO} = 1.2$                    | -50 to +30 | ± 50             | ± 50     | %    |

Figure 1: Equation for OCT Variation Without Recalibration—Preliminary

$$R_{OCT} = R_{SCAL} \left( 1 + \left| \frac{dR}{dT} \times \Delta T \right| \pm \left| \frac{dR}{dV} \times \Delta V \right| \right)$$

**Altera Corporation** 





The definitions for the equation are as follows:

- The R<sub>OCT</sub> value calculated shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>.
- R<sub>SCAL</sub> is the OCT resistance value at power-up.
- $\Delta T$  is the variation of temperature with respect to the temperature at power up.
- $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power up.
- dR/dT is the percentage change of  $R_{SCAL}$  with temperature.
- dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

#### **Pin Capacitance**

#### Table 11: Pin Capacitance for Arria 10 Devices—Preliminary

| Symbol                 | Description                                                  | Value | Unit |
|------------------------|--------------------------------------------------------------|-------|------|
| C <sub>IO_COLUMN</sub> | Input capacitance on column I/O pins                         | 2.5   | pF   |
| C <sub>OUTFB</sub>     | Input capacitance on dual-purpose clock output/feedback pins | 2.5   | pF   |

#### Internal Weak Pull-Up and Weak Pull-Down Resistor

All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up. The weak pull-down feature is only available for the pins as described in the Internal Weak Pull-Down Resistor Values for Arria 10 Devices table.



#### Table 12: Internal Weak Pull-Up Resistor Values for Arria 10 Devices—Preliminary

| Symbol   | Description                                                 | Condition (V) <sup>(20)</sup>   | Value <sup>(21)</sup> | Unit |
|----------|-------------------------------------------------------------|---------------------------------|-----------------------|------|
|          |                                                             | $V_{CCIO} = 3.0 \pm 5\%$        | 25                    | kΩ   |
|          |                                                             | $V_{CCIO} = 2.5 \pm 5\%$        | 25                    | kΩ   |
|          | Value of the I/O pin pull-up resistor before and during     | $V_{CCIO} = 1.8 \pm 5\%$        | 25                    | kΩ   |
| $R_{PU}$ | configuration, as well as user mode if you have enabled the | $V_{CCIO} = 1.5 \pm 5\%$        | 25                    | kΩ   |
|          | programmable pull-up resistor option.                       | V <sub>CCIO</sub> = 1.35 ±5% 25 |                       | kΩ   |
|          |                                                             | $V_{CCIO} = 1.25 \pm 5\%$       | 25                    | kΩ   |
|          |                                                             | $V_{CCIO} = 1.2 \pm 5\%$        | 25                    | kΩ   |

#### Table 13: Internal Weak Pull-Down Resistor Values for Arria 10 Devices—Preliminary

| Pin Name   | Description                                                                                           | Condition (V)                 | Value <sup>(21)</sup> | Unit |
|------------|-------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------|------|
| nIO_PULLUP | Dedicated input pin that determines the internal pull-ups on user I/O pins and dual-purpose I/O pins. | $V_{CC} = 0.9 \pm 3.33\%$     | 25                    | kΩ   |
|            |                                                                                                       | V <sub>CCPGM</sub> = 1.8 ±5 % | 25                    | kΩ   |
| TCK        | Dedicated JTAG test clock input pin.                                                                  | $V_{CCPGM} = 1.5 \pm 5\%$     | 25                    | kΩ   |
|            |                                                                                                       | $V_{CCPGM} = 1.2 \pm 5\%$     | 25                    | kΩ   |
|            |                                                                                                       | $V_{CCPGM} = 1.8 \pm 5\%$     | 25                    | kΩ   |
| MSEL[0:2]  | Configuration input pins that set the configuration scheme for the FPGA device.                       | $V_{CCPGM} = 1.5 \pm 5\%$     | 25                    | kΩ   |
|            |                                                                                                       | $V_{CCPGM} = 1.2 \pm 5\%$     | 25                    | kΩ   |

#### **Related Information**

### Arria 10 Device Family Pin Connection Guidelines

Provides more information about the pins that support internal weak pull-up and internal weak pull-down features.





 $<sup>^{(20)}\,</sup>$  Pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{CCIO}.$ 

 $<sup>^{(21)}</sup>$  Valid with ±25% tolerances to cover changes over PVT.

#### I/O Standard Specifications 17

### I/O Standard Specifications

Tables in this section list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Arria 10 devices.

For minimum voltage values, use the minimum V<sub>CCIO</sub> values. For maximum voltage values, use the maximum V<sub>CCIO</sub> values.

You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.

#### **Related Information**

**Recommended Operating Conditions** on page 4

#### Single-Ended I/O Standards Specifications

#### Table 14: Single-Ended I/O Standards Specifications for Arria 10 Devices—Preliminary

| I/O Standard    |       | V <sub>CCIO</sub> (V) |       |      | V <sub>IL</sub> (V)    | V <sub>IH</sub>        | (V)              | V <sub>OL</sub> (V)    | V <sub>OH</sub> (V)      | $I_{OL}^{(22)}$ $I_{OH}^{(22)}$ (mA) |           |
|-----------------|-------|-----------------------|-------|------|------------------------|------------------------|------------------|------------------------|--------------------------|--------------------------------------|-----------|
|                 | Min   | Тур                   | Мах   | Min  | Мах                    | Min                    | Мах              | Мах                    | Min                      | (mA)                                 | OH (IIII) |
| 3.0-V<br>LVTTL  | 2.85  | 3                     | 3.15  | -0.3 | 0.8                    | 1.7                    | 3.3              | 0.4                    | 2.4                      | 2                                    | -2        |
| 3.0-V<br>LVCMOS | 2.85  | 3                     | 3.15  | -0.3 | 0.8                    | 1.7                    | 3.3              | 0.2                    | V <sub>CCIO</sub> – 0.2  | 0.1                                  | -0.1      |
| 2.5 V           | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                    | 1.7                    | 3.3              | 0.4                    | 2                        | 1                                    | -1        |
| 1.8 V           | 1.71  | 1.8                   | 1.89  | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | 0.45                   | V <sub>CCIO</sub> – 0.45 | 2                                    | -2        |
| 1.5 V           | 1.425 | 1.5                   | 1.575 | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                                    | -2        |
| 1.2 V           | 1.14  | 1.2                   | 1.26  | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                                    | -2        |



<sup>(22)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the 3.0-V LVTTL specification (2 mA), you should set the current strength settings to 2 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.

#### Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications

#### Table 15: Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria 10 Devices—Preliminary

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |                        | V <sub>REF</sub> (V)  |                        | V <sub>TT</sub> (V)     |                       |                        |  |
|------------------------|-------|-----------------------|-------|------------------------|-----------------------|------------------------|-------------------------|-----------------------|------------------------|--|
| I/O Stanuaru           | Min   | Тур                   | Мах   | Min                    | Тур                   | Мах                    | Min                     | Тур                   | Мах                    |  |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.833                  | 0.9                   | 0.969                  | V <sub>REF</sub> – 0.04 | V <sub>REF</sub>      | $V_{REF} + 0.04$       |  |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |  |
| SSTL-135               | 1.283 | 1.35                  | 1.418 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |  |
| SSTL-125               | 1.19  | 1.25                  | 1.31  | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |  |
| SSTL-12                | 1.14  | 1.2                   | 1.26  | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |  |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.85                   | 0.9                   | 0.95                   |                         | V <sub>CCIO</sub> /2  | —                      |  |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.68                   | 0.75                  | 0.9                    |                         | V <sub>CCIO</sub> /2  | _                      |  |
| HSTL-12<br>Class I, II | 1.14  | 1.2                   | 1.26  | $0.47 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.53 \times V_{CCIO}$ | _                       | V <sub>CCIO</sub> /2  | _                      |  |
| HSUL-12                | 1.14  | 1.2                   | 1.3   | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |                         |                       | _                      |  |
| POD12                  | 1.16  | 1.2                   | 1.24  | $0.69 \times V_{CCIO}$ | $0.7 \times V_{CCIO}$ | $0.71 \times V_{CCIO}$ | _                       | V <sub>CCIO</sub>     | —                      |  |



### Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications

| Table 16: Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Arria 10 De | evices—Preliminary |
|-------------------------------------------------------------------------------------------------|--------------------|
|-------------------------------------------------------------------------------------------------|--------------------|

| I/O Standard        | ١     | / <sub>IL(DC)</sub> (V) | V <sub>IH(D</sub>        | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V)  | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)     | I <sub>OL</sub> <sup>(23)</sup> | I <sub>OH</sub> <sup>(23)</sup> |
|---------------------|-------|-------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|-------------------------|---------------------------------|---------------------------------|
| i/O Stanuaru        | Min   | Мах                     | Min                      | Мах                      | Мах                      | Min                      | Мах                     | Min                     | (mA)                            | (mA)                            |
| SSTL-18<br>Class I  | -0.3  | V <sub>REF</sub> -0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$         | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> – 0.603 | V <sub>TT</sub> + 0.603 | 6.7                             | -6.7                            |
| SSTL-18<br>Class II | -0.3  | V <sub>REF</sub> -0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$         | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | 0.28                    | V <sub>CCIO</sub> -0.28 | 13.4                            | -13.4                           |
| SSTL-15<br>Class I  | -     | V <sub>REF</sub> – 0.1  | $V_{REF} + 0.1$          |                          | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$   | 8                               | -8                              |
| SSTL-15<br>Class II | _     | V <sub>REF</sub> – 0.1  | $V_{REF} + 0.1$          |                          | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$   | 16                              | -16                             |
| SSTL-135            | _     | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09  |                          | V <sub>REF</sub> – 0.16  | V <sub>REF</sub> + 0.16  | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$   | _                               |                                 |
| SSTL-125            | —     | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09  | _                        | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$   | _                               | _                               |
| SSTL-12             | _     | V <sub>REF</sub> – 0.10 | $V_{REF} + 0.10$         | _                        | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$   | _                               | _                               |
| HSTL-18<br>Class I  | _     | V <sub>REF</sub> -0.1   | $V_{REF} + 0.1$          |                          | V <sub>REF</sub> – 0.2   | $V_{REF} + 0.2$          | 0.4                     | V <sub>CCIO</sub> – 0.4 | 8                               | -8                              |
| HSTL-18<br>Class II | _     | V <sub>REF</sub> – 0.1  | $V_{REF} + 0.1$          |                          | V <sub>REF</sub> – 0.2   | $V_{REF} + 0.2$          | 0.4                     | V <sub>CCIO</sub> – 0.4 | 16                              | -16                             |
| HSTL-15<br>Class I  | _     | V <sub>REF</sub> – 0.1  | $V_{REF} + 0.1$          |                          | V <sub>REF</sub> – 0.2   | $V_{REF} + 0.2$          | 0.4                     | $V_{CCIO} - 0.4$        | 8                               | -8                              |
| HSTL-15<br>Class II | _     | V <sub>REF</sub> – 0.1  | $V_{REF} + 0.1$          |                          | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> -0.4  | 16                              | -16                             |
| HSTL-12<br>Class I  | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{CCIO}$  | $0.75 \times V_{CCIO}$  | 8                               | -8                              |

<sup>&</sup>lt;sup>(23)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.



| I/O Standard        | I/O Standard |                         | V <sub>IH(D</sub>       | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)                                                          | V <sub>OH</sub> (V)                                            | I <sub>OL</sub> <sup>(23)</sup> | I <sub>OH</sub> <sup>(23)</sup> |
|---------------------|--------------|-------------------------|-------------------------|--------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------|---------------------------------|
|                     | Min          | Мах                     | Min Max Max             |                          | Min                     | Мах                     | Min                                                                          | (mA)                                                           | (mA)                            |                                 |
| HSTL-12<br>Class II | -0.15        | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$                                                       | $0.75 \times V_{CCIO}$                                         | 16                              | -16                             |
| HSUL-12             | _            | V <sub>REF</sub> – 0.13 | $V_{REF} + 0.13$        |                          | V <sub>REF</sub> – 0.22 | $V_{REF} + 0.22$        | $0.1 \times V_{CCIO}$                                                        | $0.9 \times V_{CCIO}$                                          |                                 | —                               |
| POD12               | -0.15        | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | $\begin{array}{c} (0.7-0.15)\times\\ \mathrm{V}_{\mathrm{CCIO}} \end{array}$ | $\begin{array}{c} (0.7+0.15)\times\\ V_{\rm CCIO} \end{array}$ |                                 | _                               |

Differential SSTL I/O Standards Specifications

#### Table 17: Differential SSTL I/O Standards Specifications for Arria 10 Devices—Preliminary

| 1/O Standard           | I/O Standard |      |       | V <sub>SWING(DC)</sub> (V) |                  | V <sub>SWING</sub>                            | <sub>(AC)</sub> (V)                           | V <sub>IX(AC)</sub> (V)         |                      |                             |  |
|------------------------|--------------|------|-------|----------------------------|------------------|-----------------------------------------------|-----------------------------------------------|---------------------------------|----------------------|-----------------------------|--|
|                        | Min          | Тур  | Max   | Min                        | Мах              | Min                                           | Мах                                           | Min                             | Тур                  | Мах                         |  |
| SSTL-18<br>Class I, II | 1.71         | 1.8  | 1.89  | 0.25                       | $V_{CCIO} + 0.6$ | 0.5                                           | $V_{CCIO} + 0.6$                              | V <sub>CCIO</sub> /2 –<br>0.175 | _                    | $V_{\rm CCIO}/2 + 0.175$    |  |
| SSTL-15<br>Class I, II | 1.425        | 1.5  | 1.575 | 0.2                        | (24)             | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>REF</sub> –<br>V <sub>IL(AC)</sub> ) | V <sub>CCIO</sub> /2 –<br>0.15  | _                    | V <sub>CCIO</sub> /2 + 0.15 |  |
| SSTL-135               | 1.283        | 1.35 | 1.45  | 0.18                       | (24)             | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>CCIO</sub> /2 –<br>0.15  | V <sub>CCIO</sub> /2 | $V_{CCIO}/2 + 0.15$         |  |
| SSTL-125               | 1.19         | 1.25 | 1.31  | 0.18                       | (24)             | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>CCIO</sub> /2 –<br>0.15  | V <sub>CCIO</sub> /2 | $V_{CCIO}/2 + 0.15$         |  |
| SSTL-12                | 1.14         | 1.2  | 1.26  | 0.16                       | (24)             | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>REF</sub> – 0.15         | V <sub>CCIO</sub> /2 | $V_{REF} + 0.15$            |  |
| POD12                  | 1.16         | 1.2  | 1.24  | 0.16                       | _                | 0.3                                           |                                               | V <sub>REF</sub> – 0.08         | —                    | $V_{REF} + 0.08$            |  |

<sup>(23)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.

 $^{(24)}$  The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$  and  $V_{IL(DC)}$ ).



#### Differential HSTL and HSUL I/O Standards Specifications

| I/O Standard           | V <sub>CCIO</sub> (V) |     | V <sub>DIF(DC)</sub> (V) |                                               | V <sub>DIF(AC)</sub> (V)                      |                                               |                                               | $V_{IX(AC)}(V)$                                                     |                          |                              | V <sub>CM(DC</sub>       | ) (V)                    |                          |
|------------------------|-----------------------|-----|--------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------|--------------------------|------------------------------|--------------------------|--------------------------|--------------------------|
|                        | Min                   | Тур | Max                      | Min                                           | Max                                           | Min                                           | Max                                           | Min                                                                 | Тур                      | Max                          | Min                      | Тур                      | Max                      |
| HSTL-18<br>Class I, II | 1.71                  | 1.8 | 1.89                     | 0.2                                           | _                                             | 0.4                                           |                                               | 0.78                                                                | _                        | 1.12                         | 0.78                     | _                        | 1.12                     |
| HSTL-15<br>Class I, II | 1.425                 | 1.5 | 1.575                    | 0.2                                           | _                                             | 0.4                                           | _                                             | 0.68                                                                | _                        | 0.9                          | 0.68                     | _                        | 0.9                      |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26                     | 0.16                                          | $V_{CCIO} + 0.3$                              | 0.3                                           | $V_{CCIO} + 0.48$                             | _                                                                   | $0.5 \times V_{ m CCIO}$ | —                            | $0.4 \times V_{ m CCIO}$ | $0.5 \times V_{ m CCIO}$ | $0.6 \times V_{ m CCIO}$ |
| HSUL-12                | 1.14                  | 1.2 | 1.3                      | 2(V <sub>IH(DC)</sub><br>– V <sub>REF</sub> ) | 2(V <sub>REF</sub> –<br>V <sub>IH(DC)</sub> ) | 2(V <sub>IH(AC)</sub><br>– V <sub>REF</sub> ) | 2(V <sub>REF</sub> –<br>V <sub>IH(AC)</sub> ) | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} - \\ 0.12 \end{array}$ | $0.5 \times V_{CCIO}$    | $0.5 \times V_{CCIO} + 0.12$ | $0.4 \times V_{CCIO}$    | $0.5 \times V_{CCIO}$    | $0.6 \times V_{CCIO}$    |

### Table 18: Differential HSTL and HSUL I/O Standards Specifications for Arria 10 Devices—Preliminary

### **Differential I/O Standards Specifications**

#### Table 19: Differential I/O Standards Specifications for Arria 10 Devices—Preliminary

Differential inputs are powered by V<sub>CCPT</sub> which requires 1.8 V.

| I/O Standard |        | V <sub>CCIO</sub> (V)                                                                                                                                                                                                                                           |     |     | V <sub>ID</sub> (mV) <sup>(25)</sup> |     |     | V <sub>ICM(DC)</sub> (V) |     |     | V <sub>OD</sub> (V) <sup>(26)</sup> |     |     | V <sub>OCM</sub> (V) <sup>(26)</sup> |     |  |
|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------------------|-----|-----|--------------------------|-----|-----|-------------------------------------|-----|-----|--------------------------------------|-----|--|
|              | Min    | Тур                                                                                                                                                                                                                                                             | Max | Min | Condition                            | Max | Min | Condition                | Мах | Min | Тур                                 | Max | Min | Тур                                  | Max |  |
| PCML         | Transn | ransmitter, receiver, and input reference clock pins of high-speed transceivers use the CML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Transceiver Specifications for Arria 10 GX, SX, and GT Devices table. |     |     |                                      |     |     |                          |     |     |                                     |     |     |                                      |     |  |

<sup>(26)</sup>  $R_{\rm L}$  range:  $90 \le R_{\rm L} \le 110 \ \Omega$ .

Arria 10 Device Datasheet



 $<sup>^{(25)}</sup>$  The minimum V<sub>ID</sub> value is applicable over the entire common mode range, V<sub>CM</sub>.

| I/O Standard                       |          | V <sub>CCIO</sub> (V) |      | V <sub>ID</sub> (mV) <sup>(25)</sup> |                             | V <sub>ICM(DC)</sub> (V) |     |                                | V <sub>OD</sub> (V) <sup>(26)</sup> |         |     | V <sub>OCM</sub> (V) <sup>(26)</sup> |       |      |       |
|------------------------------------|----------|-----------------------|------|--------------------------------------|-----------------------------|--------------------------|-----|--------------------------------|-------------------------------------|---------|-----|--------------------------------------|-------|------|-------|
| 1/O Standard                       | Min      | Тур                   | Max  | Min                                  | Condition                   | Max                      | Min | Condition                      | Max                                 | Min     | Тур | Max                                  | Min   | Тур  | Max   |
| LVDS <sup>(27)</sup>               | 1.71 1.8 |                       | 1.89 | 100                                  | V <sub>CM</sub> =           |                          | 0   | D <sub>MAX</sub><br>≤700 Mbps  | 1.85                                | 0.247   |     | 0.6                                  | 1.125 | 1.25 | 1.375 |
| LVDS                               | 1.71     | 1.0                   | 1.09 | 100                                  | 1.25 V                      |                          | 1   | D <sub>MAX</sub> ><br>700 Mbps | 1.6                                 | 0.247 — |     | 0.0                                  | 1.125 | 1.25 | 1.575 |
| RSDS (HIO)<br>(28)                 | 1.71     | 1.8                   | 1.89 | 100                                  | V <sub>CM</sub> =<br>1.25 V | _                        | 0.3 | _                              | 1.4                                 | 0.1     | 0.2 | 0.6                                  | 0.5   | 1.2  | 1.4   |
| Mini-LVDS<br>(HIO) <sup>(29)</sup> | 1.71     | 1.8                   | 1.89 | 200                                  | _                           | 600                      | 0.4 | _                              | 1.325                               | 0.25    |     | 600                                  | 1     | 1.2  | 1.4   |
|                                    | 1 71     | 1.8                   | 1 80 | 300                                  |                             |                          | 0.6 | D <sub>MAX</sub><br>≤700 Mbps  | 1.7                                 |         |     |                                      |       |      |       |
| LVPECL <sup>(30)</sup> 1           | 1.71 1.8 | 1.71 1.8 1.89         |      | 500 —                                |                             |                          | 1   | D <sub>MAX</sub> ><br>700 Mbps | 1.6                                 |         |     |                                      |       |      |       |

#### **Related Information**

Transceiver Specifications for Arria 10 GX, SX, and GT Devices on page 29

Provides the specifications for transmitter, receiver, and reference clock I/O pin.

# **Switching Characteristics**

This section provides the performance characteristics of Arria 10 core and periphery blocks for extended grade devices.



 $<sup>^{(25)}</sup>$  The minimum V<sub>ID</sub> value is applicable over the entire common mode range, V<sub>CM</sub>.

<sup>(26)</sup>  $R_{I}$  range:  $90 \le R_{I} \le 110 \Omega$ .

<sup>&</sup>lt;sup>(27)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 700 Mbps and 0 V to 1.85 V for data rates below 700 Mbps.

<sup>&</sup>lt;sup>(28)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.4 V.

<sup>&</sup>lt;sup>(29)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.4 V to 1.325 V.

<sup>&</sup>lt;sup>(30)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps.

# **Transceiver Performance Specifications**

### Transceiver Performance for Arria 10 GX/SX Devices

#### Table 20: Transmitter and Receiver Data Rate Performance—Preliminary

| Symbol/Description           | Condition                                                      | Transceiver<br>Speed Grade 1 | Transceiver<br>Speed Grade 2 | Transceiver<br>Speed Grade 3 | Transceiver<br>Speed Grade 4 | Transceiver<br>Speed Grade 5<br>(31) | Unit |
|------------------------------|----------------------------------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|--------------------------------------|------|
|                              | Maximum data rate<br>$V_{CCR\_GXB} = V_{CCT\_GXB}$<br>= 1.03 V | 17.4                         | 15                           | 14.2                         | 12.5                         | 8                                    | Gbps |
| Chip-to-Chip <sup>(32)</sup> | Maximum data rate<br>$V_{CCR\_GXB} = V_{CCT\_GXB}$<br>= 0.95 V | 11.3                         | 11.3                         | 11.3                         | 11.3                         | 8                                    | Gbps |
|                              | Minimum Data Rate                                              |                              | Gbps                         |                              |                              |                                      |      |
| Backplane <sup>(32)</sup>    | Maximum data rate<br>$V_{CCR\_GXB} = V_{CCT\_GXB}$<br>= 1.03 V | 16                           | 14.2                         | 12.5                         | 10.3125                      | 6.5536                               | Gbps |
|                              | Maximum data rate<br>$V_{CCR\_GXB} = V_{CCT\_GXB}$<br>= 0.95 V | 10.3125                      | 10.3125                      | 10.3125                      | 10.3125                      | 6.5536                               | Gbps |
|                              | Minimum Data Rate                                              |                              |                              | 1.0 (33)                     |                              |                                      | Gbps |

<sup>&</sup>lt;sup>(31)</sup> Transceiver speed grade 5 supports PCI Express<sup>®</sup> (PCIe<sup>®</sup>) Gen3.



<sup>&</sup>lt;sup>(32)</sup> Backplane applications assume advanced equalization circuitry, such as decision feedback equalization (DFE), is enabled to compensate for signal impairments. Chip-to-chip links are assumed to be applications with short reach channels that do not require DFE.

<sup>&</sup>lt;sup>(33)</sup> Arria 10 transceivers can support data rates down to 125 Mbps with over sampling.

### Table 21: ATX PLL Performance—Preliminary

| Symbol/Descrip-<br>tion | Condition            | Transceiver<br>Speed Grade 1 | Transceiver<br>Speed Grade 2 | Transceiver<br>Speed Grade 3 | Transceiver<br>Speed Grade 4 | Transceiver<br>Speed Grade 5 | Unit |
|-------------------------|----------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------|
| Supported<br>Output     | Maximum<br>Frequency | 8.7                          | 7.5                          | 7.1                          | 6.25                         | 4                            | GHz  |
| Frequency               | Minimum<br>Frequency |                              |                              | MHz                          |                              |                              |      |

# Table 22: Fractional PLL Performance—Preliminary

| Symbol/<br>Description | Condition            | Transceiver<br>Speed Grade 1 | Transceiver<br>Speed Grade 2 | Transceiver<br>Speed Grade 3 | Transceiver<br>Speed Grade 4 | Transceiver<br>Speed Grade 5 | Unit |
|------------------------|----------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------|
| Supported<br>Output    | Maximum<br>Frequency | 6.25                         | 6.25                         | 6.25                         | 6.25                         | 4                            | GHz  |
| Frequency              | Minimum<br>Frequency |                              |                              | MHz                          |                              |                              |      |

### Table 23: CMU PLL Performance—Preliminary

| Symbol/<br>Description | Condition            | Transceiver<br>Speed Grade 1 | Transceiver<br>Speed Grade 2 | Transceiver<br>Speed Grade 3 | Transceiver<br>Speed Grade 4 | Transceiver<br>Speed Grade 5 | Unit |
|------------------------|----------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------|
| Supported<br>Output    | Maximum<br>Frequency | 5.15625                      | 5.15625                      | 4                            | GHz                          |                              |      |
| Frequency              | Minimum<br>Frequency |                              |                              | MHz                          |                              |                              |      |

### **Related Information**

**Transceiver Power Supply Operating Conditions** on page 6



## High-Speed Serial Transceiver-Fabric Interface Performance for Arria 10 GX/SX Devices

|                                |                        | C              | Core Speed Grade with Power Options |             |                     |      |  |
|--------------------------------|------------------------|----------------|-------------------------------------|-------------|---------------------|------|--|
| Symbol/Description             | Condition (V)          | -E1M /<br>-I1M | -E1L / -E1S / -I1L                  | -E2L / -I2L | -E3S /<br>-I3S / M3 | Unit |  |
| 20-bit interface - FIFO        | $V_{CC} = 0.9$         | 516            | 516                                 | 400         | 400                 | MHz  |  |
| 20-bit interface - Registered  | V <sub>CC</sub> = 0.9  | 491            | 491                                 | 400         | 400                 | MHz  |  |
| 32-bit interface - FIFO        | V <sub>CC</sub> = 0.9  | 441            | 441                                 | 404         | 335                 | MHz  |  |
| 32-bit interface - Registered  | V <sub>CC</sub> = 0.9  | 441            | 441                                 | 404         | 335                 | MHz  |  |
| 64-bit interface - FIFO        | V <sub>CC</sub> = 0.9  | 272            | 272                                 | 234         | 222                 | MHz  |  |
| 64-bit interface - Registered  | V <sub>CC</sub> = 0.9  | 272            | 272                                 | 234         | 222                 | MHz  |  |
| PCIe Gen3 HIP-Fabric interface | V <sub>CC</sub> = 0.9  | 300            | 300                                 | 250         | 250                 | MHz  |  |
| 20-bit interface - FIFO        | V <sub>CC</sub> = 0.83 | 400            | —                                   | _           |                     | MHz  |  |
| 20-bit interface - Registered  | V <sub>CC</sub> = 0.83 | 400            |                                     | _           |                     | MHz  |  |
| 32-bit interface - FIFO        | V <sub>CC</sub> = 0.83 | 335            |                                     | _           |                     | MHz  |  |
| 32-bit interface - Registered  | V <sub>CC</sub> = 0.83 | 335            | _                                   | _           |                     | MHz  |  |
| 64-bit interface - FIFO        | V <sub>CC</sub> = 0.83 | 222            | —                                   | —           |                     | MHz  |  |
| 64-bit interface - Registered  | V <sub>CC</sub> = 0.83 | 222            | —                                   | _           | _                   | MHz  |  |
| PCIe Gen3 HIP-Fabric interface | V <sub>CC</sub> = 0.83 | 250            | —                                   | —           | —                   | MHz  |  |



### **Transceiver Performance for Arria 10 GT Devices**

#### Table 25: Transmitter and Receiver Data Rate Performance—Preliminary

| Symbol/Description           | Condition                                                        |            | Transceiver<br>Speed Grade 2 | Transceiver<br>Speed Grade 3 | Transceiver<br>Speed Grade 4 | Unit |
|------------------------------|------------------------------------------------------------------|------------|------------------------------|------------------------------|------------------------------|------|
|                              | Maximum data rate<br>$V_{CCR\_GXB} = V_{CCT\_GXB} = 1.12$        | GT Channel | 28.3/28.1 (36)               | 26                           | 20                           | Gbps |
|                              | V                                                                | GX Channel | 17.4                         | 15                           | 15                           | Gbps |
| Chip-to-chip <sup>(34)</sup> | Maximum data rate<br>$V_{CCR_{GXB}} = V_{CCT_{GXB}} = 1.03$<br>V | GX Channel | 15                           | 14.2                         | 12.5                         | Gbps |
|                              | Maximum data rate<br>$V_{CCR_{GXB}} = V_{CCT_{GXB}} = 0.95$<br>V | GX Channel | 11.3                         | 11.3                         | 11.3                         | Gbps |
|                              | Minimum data rate                                                | GT Channel | 1.0 (37)                     |                              | Gbps                         |      |
|                              |                                                                  | GX Channel | 1.0 (57)                     |                              |                              | Gops |

<sup>(35)</sup> GT channels are only available when  $V_{CCT\_GXB} = 1.12$  V and  $V_{CCR\_GXB} = 1.12$  V.



<sup>&</sup>lt;sup>(34)</sup> Backplane applications assume advanced equalization circuitry, such as decision feedback equalization (DFE), is enabled to compensate for signal impairments. Chip-to-chip links are assumed to be applications with short reach channels that do not require DFE.

<sup>&</sup>lt;sup>(36)</sup> To achieve 28.3 Gbps, you must use a -1 core speed grade and a -2 transceiver speed grade device configuration. To achieve 28.1 Gbps, you must use a -2 core speed grade and a -2 transceiver speed grade device configuration.

<sup>&</sup>lt;sup>(37)</sup> Arria 10 transceivers can support data rates down to 125 Mbps with over sampling.

A10-DATASHEET 2015.12.31

| Symbol/Description        | Condition                                                        |            | Transceiver<br>Speed Grade 2 | Transceiver<br>Speed Grade 3 | Transceiver<br>Speed Grade 4 | Unit |
|---------------------------|------------------------------------------------------------------|------------|------------------------------|------------------------------|------------------------------|------|
|                           | Maximum data rate<br>$V_{CCR_{GXB}} = V_{CCT_{GXB}} = 1.12$<br>V | GX Channel | 17.4                         | 14.2                         | 14.2                         | Gbps |
| Backplane <sup>(34)</sup> | Maximum data rate<br>$V_{CCR_{GXB}} = V_{CCT_{GXB}} = 1.03$<br>V | GX Channel | 14.2                         | 12.5                         | 10.3125                      | Gbps |
|                           | Maximum data rate<br>$V_{CCR_{GXB}} = V_{CCT_{GXB}} = 0.95$<br>V | GX Channel | 10.3125                      | 10.3125                      | 10.3125                      | Gbps |
|                           | Minimum data rate                                                | GX Channel |                              | 1.0 (37)                     | 1                            | Gbps |

### Table 26: ATX PLL Performance—Preliminary

| Symbol/Description | Condition         | Transceiver Speed<br>Grade 2 | Transceiver Speed<br>Grade 3 | Transceiver Speed<br>Grade 4 | Unit |
|--------------------|-------------------|------------------------------|------------------------------|------------------------------|------|
| Supported Output   | Maximum frequency | 14.15                        | 13                           | 10                           | GHz  |
| Frequency          | Minimum frequency |                              | MHz                          |                              |      |

### Table 27: Fractional PLL Performance—Preliminary

| Symbol/Description | Condition         | Transceiver Speed<br>Grade 2 | Transceiver Speed<br>Grade 3 | Transceiver Speed<br>Grade 4 | Unit |
|--------------------|-------------------|------------------------------|------------------------------|------------------------------|------|
| Supported Output   | Maximum frequency |                              | 6.25                         | GHz                          |      |
| Frequency          | Minimum frequency |                              | MHz                          |                              |      |



#### 28 High-Speed Serial Transceiver-Fabric Interface Performance for Arria 10...

#### Table 28: CMU PLL Performance—Preliminary

| Symbol/Description | Condition         | Transceiver Speed<br>Grade 2 | Transceiver Speed<br>Grade 3 | Transceiver Speed<br>Grade 4 | Unit |
|--------------------|-------------------|------------------------------|------------------------------|------------------------------|------|
| Supported Output   | Maximum frequency | 5.15625                      | GHz                          |                              |      |
| Frequency          | Minimum frequency |                              | 500                          |                              | MHz  |

**Related Information** 

Transceiver Power Supply Operating Conditions on page 6

### High-Speed Serial Transceiver-Fabric Interface Performance for Arria 10 GT Devices

#### Table 29: High-Speed Serial Transceiver-Fabric Interface Performance for Arria 10 GT Devices—Preliminary

| Symbol/Description             | Condition (V)         | Core Spe | Unit |     |     |
|--------------------------------|-----------------------|----------|------|-----|-----|
| Symbol/Description             |                       | -1       | -2   | -3  | Ont |
| 20-bit interface - FIFO        | V <sub>CC</sub> = 0.9 | 516      | 400  | 400 | MHz |
| 20-bit interface - Registered  | V <sub>CC</sub> = 0.9 | 491      | 400  | 400 | MHz |
| 32-bit interface - FIFO        | V <sub>CC</sub> = 0.9 | 441      | 404  | 335 | MHz |
| 32-bit interface - Registered  | V <sub>CC</sub> = 0.9 | 441      | 404  | 335 | MHz |
| 64-bit interface - FIFO        | V <sub>CC</sub> = 0.9 | 439      | 407  | 313 | MHz |
| 64-bit interface - Registered  | V <sub>CC</sub> = 0.9 | 439      | 407  | 313 | MHz |
| PCIe Gen3 HIP-Fabric interface | V <sub>CC</sub> = 0.9 | 300      | 250  | 250 | MHz |



### Transceiver Specifications for Arria 10 GX, SX, and GT Devices

### Table 30: Reference Clock Specifications—Preliminary

| Symbol/Description                            | Condition                     | Transceive | r Speed Grades 1, 2 | 2, 3, 4, and 5    | Unit     |
|-----------------------------------------------|-------------------------------|------------|---------------------|-------------------|----------|
| Symbol/Description                            | Condition                     | Min        | Тур                 | Max               |          |
| Supported I/O Standards                       | Dedicated reference clock pin |            | CML, Differential   | LVPECL, LVDS, a   | and HCSL |
|                                               | RX reference clock pin        |            | CML, Differer       | ntial LVPECL, and | LVDS     |
| Input Reference Clock Frequency (CMU<br>PLL)  |                               | 61         | _                   | 800               | MHz      |
| Input Reference Clock Frequency (ATX PLL)     |                               | 100        | _                   | 800               | MHz      |
| Input Reference Clock Frequency (fPLL<br>PLL) |                               | 20         | _                   | 800               | MHz      |
| Rise time                                     | 20% to 80%                    | _          | —                   | 400               | ps       |
| Fall time                                     | 80% to 20%                    |            | _                   | 400               | ps       |
| Duty cycle                                    | —                             | 45         | —                   | 55                | %        |
| Spread-spectrum modulating clock frequency    | PCIe                          | 30         | _                   | 33                | kHz      |
| Spread-spectrum downspread                    | PCIe                          | _          | 0 to -0.5           | _                 | %        |
| On-chip termination resistors                 | —                             |            | 100                 | _                 | Ω        |
| Absolute V <sub>MAX</sub>                     | Dedicated reference clock pin | —          | _                   | 1.6               | V        |
|                                               | RX reference clock pin        | _          | _                   | 1.2               | V        |
| Absolute V <sub>MIN</sub>                     | -                             | -0.4       | -                   | _                 | V        |
| Peak-to-peak differential input voltage       | —                             | 200        | _                   | 1600              | mV       |

Arria 10 Device Datasheet

**Altera Corporation** 



| Symbol/Description                                       | Condition                                     | Transceive | r Speed Grades 1, 2 | , 3, 4, and 5 | Unit     |
|----------------------------------------------------------|-----------------------------------------------|------------|---------------------|---------------|----------|
| Symbol/Description                                       | Condition                                     | Min        | Тур                 | Мах           | Onit     |
|                                                          | $V_{CCR_{GXB}} = 0.95 V$                      | _          | 0.95                |               | V        |
| V <sub>ICM</sub> (AC coupled)                            | $V_{CCR_{GXB}} = 1.03 V$                      | _          | 1.03                |               | V        |
|                                                          | $V_{CCR\_GXB} = 1.12 V$                       |            | 1.12                |               | V        |
| V <sub>ICM</sub> (DC coupled)                            | HCSL I/O standard for<br>PCIe reference clock | 250        |                     | 550           | mV       |
|                                                          | 100 Hz                                        | —          |                     | -70           | dBc/Hz   |
|                                                          | 1 kHz                                         |            |                     | -90           | dBc/Hz   |
| Transmitter REFCLK Phase Noise (622 MHz) <sup>(38)</sup> | 10 kHz                                        |            |                     | -100          | dBc/Hz   |
|                                                          | 100 kHz                                       |            |                     | -110          | dBc/Hz   |
|                                                          | ≥ 1 MHz                                       |            |                     | -120          | dBc/Hz   |
| Transmitter REFCLK Phase Jitter (100<br>MHz)             | 1.5 to 100 MHz (PCIe)                         |            |                     | 4.2           | ps (rms) |
| R <sub>REF</sub>                                         | —                                             | _          | 2.0 k ±1%           | _             | Ω        |
| T <sub>SSC-MAX-PERIOD-SLEW</sub>                         | Max SSC df/dt                                 |            |                     | 0.75          |          |

### Table 31: Transceiver Clocks Specifications—Preliminary

| Symbol/Description Condition                 |                            | Transcei | iver Speed Grades 1, 2, 3, | Unit |      |
|----------------------------------------------|----------------------------|----------|----------------------------|------|------|
| Symbol/Description                           | iption Condition           | Min      | Тур                        | Мах  | Onic |
| CLKUSR pin for<br>transceiver<br>calibration | Transceiver<br>Calibration | 100      | _                          | 125  | MHz  |

<sup>(38)</sup> To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f (MHz) = REFCLK phase noise at 622 MHz +  $20*\log(f/622)$ .



| Symbol/Description Condition |                           | Transcei | iver Speed Grades 1, 2, 3, | Unit |        |
|------------------------------|---------------------------|----------|----------------------------|------|--------|
|                              |                           | Min      | Тур                        | Мах  | - Onic |
| reconfig_clk                 | Reconfiguration interface | 100      | _                          | 125  | MHz    |

### Table 32: Transceiver Clock Network Maximum Data Rate Specifications

| Clock Network   |                     | Maximum Performance | Channel Span |                                    | Unit |
|-----------------|---------------------|---------------------|--------------|------------------------------------|------|
| CIOCK NELWORK   | ATX <sup>(39)</sup> | fPLL                | CMU          | Channel Span                       | Onic |
| x1              | 17.4                | 12.5                | 10.3125      | 6 channels                         | Gbps |
| x6              | 17.4                | 12.5                | N/A          | 6 channels                         | Gbps |
| x6 PLL feedback | 17.4                | 12.5                | N/A          | Side-wide                          | Gbps |
| xN at 0.95 V    | 10.5                | 10.5                | N/A          | Up two banks and<br>down two banks | Gbps |
| xN at 1.03 V    | 15.0                | 12.5                | N/A          | Up two banks and<br>down two banks | Gbps |
| xN at 1.12 V    | 16.0                | 12.5                | N/A          | Up two banks and<br>down two banks | Gbps |

### Table 33: Receiver Specifications—Preliminary

| Symbol/Description                                    | Condition | Transcei                                                        | Unit |     |      |  |
|-------------------------------------------------------|-----------|-----------------------------------------------------------------|------|-----|------|--|
|                                                       |           | Min                                                             | Тур  | Max | Onic |  |
| Supported I/O<br>Standards                            | _         | High Speed Differential I/O, CML, Differential LVPECL, and LVDS |      |     |      |  |
| Absolute $V_{MAX}$ for a receiver pin <sup>(40)</sup> | —         | _                                                               | _    | 1.2 | V    |  |

<sup>(39)</sup> ATX maximum data rate support per speed grade.

**Altera Corporation** 



| Symbol/Description                                                                                                                 | Condition                | Transcei | ver Speed Grades 1, 2, 3, | Unit |     |
|------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------|---------------------------|------|-----|
| Symbol/Description                                                                                                                 |                          | Min      | Тур                       | Мах  | Ont |
| Absolute $V_{MIN}$ for a receiver pin $^{(40)}$                                                                                    | _                        | -0.4     | _                         | _    | V   |
| Maximum peak-<br>to-peak differen-<br>tial input voltage<br>$V_{ID}$ (diff p-p)<br>before device<br>configuration <sup>(41)</sup>  |                          |          |                           | 1.6  | V   |
| Maximum peak-<br>to-peak differen-<br>tial input voltage<br>$V_{ID}$ (diff p-p) after<br>device configura-<br>tion <sup>(41)</sup> | $V_{CCR_{GXB}} = 1.12 V$ | _        | _                         | 2.0  | V   |
|                                                                                                                                    | $V_{CCR_{GXB}} = 1.03 V$ | _        | —                         | 2.0  | V   |
|                                                                                                                                    | $V_{CCR_{GXB}} = 0.95 V$ | _        | _                         | 2.4  | V   |
| Minimum<br>differential eye<br>opening at<br>receiver serial<br>input pins <sup>(42)</sup>                                         | _                        | 50       |                           | _    | mV  |
| Differential on-<br>chip termination<br>resistors                                                                                  | 85-Ω setting             |          | 85 ± 30%                  | _    | Ω   |
|                                                                                                                                    | 100- $\Omega$ setting    | _        | 100 ± 30%                 | _    | Ω   |



<sup>&</sup>lt;sup>(40)</sup> The device cannot tolerate prolonged operation at this absolute maximum.

<sup>&</sup>lt;sup>(41)</sup> DC coupling specifications are pending silicon characterization.

<sup>&</sup>lt;sup>(42)</sup> The differential eye opening specification at the receiver input pins assumes that Receiver Equalization is disabled. If you enable Receiver Equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

A10-DATASHEET 2015.12.31

| Symbol/Description                          | Condition               | Transcei | Unit |      |      |
|---------------------------------------------|-------------------------|----------|------|------|------|
| Symbol/Description                          |                         | Min      | Тур  | Мах  | Unit |
|                                             | $V_{CCR\_GXB} = 0.95 V$ | —        | 600  | —    | mV   |
| V <sub>ICM</sub> (AC and DC coupled)        | $V_{CCR\_GXB} = 1.03 V$ | _        | 700  |      | mV   |
| I III                                       | $V_{CCR\_GXB} = 1.12 V$ | _        | 700  | _    | mV   |
| $t_{LTR}^{(43)}$                            | —                       |          |      | 10   | μs   |
| $t_{LTD}^{(44)}$                            | _                       | 4        |      | _    | μs   |
| t <sub>LTD_manual</sub> <sup>(45)</sup>     | —                       | 4        | _    | —    | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(46)</sup> | _                       | 15       | _    | _    | μs   |
| Run Length                                  | —                       | _        | _    | 200  | UI   |
| CDR PPM                                     | PCIe-only               | -300     |      | 300  | РРМ  |
| tolerance                                   | All other protocols     | -1000    | _    | 1000 | РРМ  |
|                                             | DC Gain Setting = 0     |          | -10  |      | dB   |
| Programmable DC<br>Gain                     | DC Gain Setting = 1     | _        | -6.5 | _    | dB   |
|                                             | DC Gain Setting = 2     |          | -3   |      | dB   |
|                                             | DC Gain Setting = 3     |          | 0.5  |      | dB   |
|                                             | DC Gain Setting = 4     |          | 4    |      | dB   |



 $<sup>^{(43)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $t_{LTD}$  is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

<sup>(45)</sup>  $t_{LTD\_manual}$  is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

<sup>&</sup>lt;sup>(46)</sup> t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

#### Table 34: Transmitter Specifications—Preliminary

| Symbol/Description                              | Condition                                         | Transcei | Unit           |     |      |
|-------------------------------------------------|---------------------------------------------------|----------|----------------|-----|------|
| Symbol/Description                              | Condition                                         | Min      | Тур            | Max | Onic |
| Supported I/O<br>Standards                      | _                                                 | Hig      | _              |     |      |
|                                                 | 85-Ω setting                                      | _        | 85 ± 20%       |     | Ω    |
| Differential on-<br>chip termination            | 100-Ω setting                                     |          | $100 \pm 20\%$ |     | Ω    |
| resistors                                       | 120-Ω setting                                     | _        | $120 \pm 20\%$ |     | Ω    |
|                                                 | 150-Ω setting                                     |          | $150 \pm 20\%$ |     | Ω    |
|                                                 | V <sub>CCT</sub> = 0.95 V                         | _        | 450            | _   | mV   |
| V <sub>OCM</sub> (AC<br>coupled)                | V <sub>CCT</sub> = 1.03 V                         | _        | 500            | _   | mV   |
|                                                 | V <sub>CCT</sub> = 1.12 V                         |          | 550            |     | mV   |
|                                                 | V <sub>CCT</sub> = 0.95 V                         | _        | 450            |     | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                | V <sub>CCT</sub> = 1.03 V                         | _        | 500            | _   | mV   |
| I I I I                                         | V <sub>CCT</sub> = 1.12 V                         | _        | 550            | _   | mV   |
| Rise time (48)                                  | 20% to 80%                                        | 20       | _              | 130 | ps   |
| Fall time <sup>(48)</sup>                       | 80% to 20%                                        | 20 —     |                | 130 | ps   |
| Intra-differential<br>pair skew <sup>(49)</sup> | TX V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _        | _              | 15  | ps   |



<sup>&</sup>lt;sup>(47)</sup> High Speed Differential I/O is the dedicated I/O standard for the transmitter in Arria 10 transceivers.

<sup>&</sup>lt;sup>(48)</sup> The Quartus Prime software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.

<sup>&</sup>lt;sup>(49)</sup> In QPI mode, if  $V_{CM} < 0.17$  V, the input Vid must be greater than 100 mV. If  $V_{CM} > 0.17$  V, the input Vid must be greater than 70 mV.

## Table 35: Typical Transmitter $V_{OD}$ Settings—Preliminary

| Symbol                                                 | V <sub>OD</sub> Setting | V <sub>OD</sub> /V <sub>CCT</sub> Ratio |  |  |
|--------------------------------------------------------|-------------------------|-----------------------------------------|--|--|
|                                                        | 31                      | 1.00                                    |  |  |
|                                                        | 30                      | 0.97                                    |  |  |
|                                                        | 29                      | 0.93                                    |  |  |
|                                                        | 28                      | 0.90                                    |  |  |
|                                                        | 27                      | 0.87                                    |  |  |
|                                                        | 26                      | 0.83                                    |  |  |
|                                                        | 25                      | 0.80                                    |  |  |
|                                                        | 24                      | 0.77                                    |  |  |
|                                                        | 23                      | 0.73                                    |  |  |
| $V_{OD}$ differential value = $V_{OD}/V_{CCT}$ ratio x | 22                      | 0.70                                    |  |  |
| V <sub>CCT</sub>                                       | 21                      | 0.67                                    |  |  |
|                                                        | 20                      | 0.63                                    |  |  |
|                                                        | 19                      | 0.60                                    |  |  |
|                                                        | 18                      | 0.57                                    |  |  |
|                                                        | 17                      | 0.53                                    |  |  |
|                                                        | 16                      | 0.50                                    |  |  |
|                                                        | 15                      | 0.47                                    |  |  |
|                                                        | 14                      | 0.43                                    |  |  |
|                                                        | 13                      | 0.40                                    |  |  |
|                                                        | 12                      | 0.37                                    |  |  |



# **Clock Tree Specifications**

### Table 36: Clock Tree Performance for Arria 10 Devices—Preliminary

| Parameter                                               | –E1L,–E1M <sup>(50)</sup> , –E1S, –I1L,<br>–I1M <sup>(50)</sup> , –I1S | –E2L, –E2S, –I2L, –I2S | –E1M <sup>(51)</sup> , –I1M <sup>(51)</sup> , –E3S,<br>–I3S | Unit |
|---------------------------------------------------------|------------------------------------------------------------------------|------------------------|-------------------------------------------------------------|------|
| Global clock, regional clock, and small periphery clock | 644                                                                    | 644                    | 644                                                         | MHz  |
| Large periphery clock                                   | 525                                                                    | 525                    | 525                                                         | MHz  |

# **PLL Specifications**

### **Fractional PLL Specifications**

### Table 37: Fractional PLL Specifications for Arria 10 Devices—Preliminary

| Symbol               | Parameter                                                   | Condition | Min | Тур | Мах  | Unit |
|----------------------|-------------------------------------------------------------|-----------|-----|-----|------|------|
| f <sub>IN</sub>      | Input clock frequency                                       | —         | 30  | _   | 800  | MHz  |
| f <sub>INPFD</sub>   | Input clock frequency to the phase frequency detector (PFD) |           | 30  |     | 700  | MHz  |
| f <sub>VCO</sub>     | PLL voltage-controlled oscillator<br>(VCO) operating range  |           | 3.5 |     | 7.05 | GHz  |
| t <sub>EINDUTY</sub> | Input clock duty cycle                                      |           | 45  |     | 55   | %    |



Send Feedback

 $<sup>^{(50)}</sup>$  When you power  $V_{\rm CC}$  and  $V_{\rm CCP}$  at nominal voltage of 0.90 V.

 $<sup>^{(51)}</sup>$  When you power V<sub>CC</sub> and V<sub>CCP</sub> at lower voltage of 0.83 V.

<sup>&</sup>lt;sup>(52)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

A10-DATASHEET 2015.12.31

| Symbol                                 | Parameter                                                                                                      | Condition                     | Min | Тур | Мах | Unit      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|-----|-----------|
| f <sub>OUT</sub>                       | Output frequency for internal global or regional clock                                                         |                               | _   |     | 644 | MHz       |
| f <sub>DYCONFIGCLK</sub>               | Dynamic configuration clock for reconfig_clk                                                                   |                               | _   |     | 100 | MHz       |
| t <sub>LOCK</sub>                      | Time required to lock from end-of-<br>device configuration or deassertion of<br>pll_powerdown                  | _                             | _   | _   | 1   | ms        |
| t <sub>DLOCK</sub>                     | Time required to lock dynamically<br>(after switchover or reconfiguring any<br>non-post-scale counters/delays) | _                             | _   | _   | 1   | ms        |
| f <sub>CLBW</sub>                      | PLL closed-loop bandwidth                                                                                      | _                             | _   | TBD | _   | MHz       |
| t <sub>PLL_PSERR</sub>                 | Accuracy of PLL phase shift                                                                                    |                               | _   |     | ±50 | ps        |
| t <sub>ARESET</sub>                    | Minimum pulse width on the pll_<br>powerdown signal                                                            |                               | 10  |     |     | ns        |
| t <sub>INCCJ</sub> <sup>(53)(54)</sup> | Input clock cycle-to-cycle jitter                                                                              | $F_{REF} \ge 100 \text{ MHz}$ | —   |     | TBD | UI (p-p)  |
| 'INCCJ                                 | input clock cycle-to-cycle jitter                                                                              | $F_{REF} < 100 MHz$           | _   | _   | TBD | ps (p-p)  |
| <b>t</b> (55)                          | Period jitter for clock output in                                                                              | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | TBD | ps (p-p)  |
| t <sub>foutpj</sub> <sup>(55)</sup>    | fractional mode                                                                                                | $F_{OUT} < 100 \text{ MHz}$   | —   |     | TBD | mUI (p-p) |
| <b>t</b> (55)                          | Cycle-to-cycle jitter for clock output                                                                         | $F_{OUT} \ge 100 \text{ MHz}$ | _   |     | TBD | ps (p-p)  |
| t <sub>FOUTCCJ</sub> <sup>(55)</sup>   | in fractional mode                                                                                             | $F_{OUT} < 100 \text{ MHz}$   | _   | _   | TBD | mUI (p-p) |
| <b>t</b> (55)                          | Period jitter for clock output in                                                                              | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | TBD | ps (p-p)  |
| t <sub>outpj</sub> <sup>(55)</sup>     | integer mode                                                                                                   | $F_{OUT} < 100 \text{ MHz}$   | _   | _   | TBD | mUI (p-p) |

<sup>(53)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.</p>

<sup>(54)</sup>  $F_{\text{REF}}$  is  $f_{\text{IN}}/N$ , specification applies when N = 1.



<sup>(55)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specification for Arria 10 Devices table.

#### 38 I/O PLL Specifications

| Symbol                              | Parameter                                    | Condition                   | Min | Тур | Max | Unit      |
|-------------------------------------|----------------------------------------------|-----------------------------|-----|-----|-----|-----------|
| t <sub>OUTCCJ</sub> <sup>(55)</sup> | (55) Cycle-to-cycle jitter for clock output  |                             | —   | _   | TBD | ps (p-p)  |
| CUTCCJ                              | in integer mode                              | $F_{OUT} < 100 \text{ MHz}$ | —   |     | TBD | mUI (p-p) |
| dK <sub>BIT</sub>                   | Bit number of Delta Sigma Modulator<br>(DSM) | —                           | _   | 32  | _   | bit       |

## **Related Information**

#### Memory Output Clock Jitter Specifications on page 58

Provides more information about the external memory interface clock output jitter specifications.

#### I/O PLL Specifications

#### Table 38: I/O PLL Specifications for Arria 10 Devices—Preliminary

| Symbol               | Parameter                                                          | Condition                 | Min | Тур | Мах      | Unit |
|----------------------|--------------------------------------------------------------------|---------------------------|-----|-----|----------|------|
|                      |                                                                    | –1 speed grade            | 10  | —   | 800 (56) | MHz  |
| $f_{IN}$             | Input clock frequency                                              | -2 speed grade            | 10  | _   | 700 (56) | MHz  |
|                      |                                                                    | -3 speed grade            | 10  | _   | 650 (56) | MHz  |
| f <sub>INPFD</sub>   | Input clock frequency to the PFD                                   |                           | 10  | _   | 325      | MHz  |
|                      |                                                                    | -1 speed grade            | 600 |     | 1600     | MHz  |
| $f_{VCO}$            | PLL VCO operating range                                            | -2 speed grade            | 600 |     | 1434     | MHz  |
|                      |                                                                    | -3 speed grade            | 600 |     | 1250     | MHz  |
| f <sub>CLBW</sub>    | PLL closed-loop bandwidth                                          |                           | 0.1 |     | 8        | MHz  |
| t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle            |                           | 40  | _   | 60       | %    |
| f <sub>OUT</sub>     | Output frequency for internal global or regional clock (c counter) | -1, -2, -3 speed<br>grade |     |     | 644      | MHz  |

<sup>&</sup>lt;sup>(56)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.



| Symbol                                 | Parameter                                                                                                      | Condition                     | Min | Тур | Max | Unit      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|-----|-----------|
|                                        |                                                                                                                | –1 speed grade                | _   | —   | 800 | MHz       |
| f <sub>OUT_EXT</sub>                   | Output frequency for external clock output                                                                     | -2 speed grade                | _   | _   | 720 | MHz       |
|                                        | our ut                                                                                                         | -3 speed grade                | _   | _   | 650 | MHz       |
| t <sub>OUTDUTY</sub>                   | Duty cycle for dedicated external clock<br>output (when set to 50%)                                            | —                             | 45  | 50  | 55  | %         |
| t <sub>FCOMP</sub>                     | External feedback clock compensation time                                                                      | —                             | _   | _   | 10  | ns        |
| f <sub>dyconfigclk</sub>               | Dynamic configuration clock for mgmt_clk and scanclk                                                           | —                             | _   | _   | 100 | MHz       |
| t <sub>LOCK</sub>                      | Time required to lock from end-of-<br>device configuration or deassertion of<br>areset                         | —                             | _   |     | 1   | ms        |
| t <sub>DLOCK</sub>                     | Time required to lock dynamically<br>(after switchover or reconfiguring any<br>non-post-scale counters/delays) | _                             | _   | _   | 1   | ms        |
| t <sub>PLL_PSERR</sub>                 | Accuracy of PLL phase shift                                                                                    | —                             | _   | _   | ±50 | ps        |
| t <sub>ARESET</sub>                    | Minimum pulse width on the areset signal                                                                       | _                             | 10  | _   | _   | ns        |
| t <sub>INCCJ</sub> <sup>(57)(58)</sup> | Input clock cycle-to-cycle jitter                                                                              | $F_{REF} \ge 100 \text{ MHz}$ | _   | _   | TBD | UI (p-p)  |
| UNCCJ                                  | input clock cycle-to-cycle jitter                                                                              | F <sub>REF</sub> < 100 MHz    | _   | _   | TBD | ps (p-p)  |
| t                                      | Period jitter for dedicated clock output                                                                       | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | TBD | ps (p-p)  |
| t <sub>outpj_dc</sub>                  |                                                                                                                | F <sub>OUT</sub> < 100 MHz    | _   | _   | TBD | mUI (p-p) |
| +                                      | Cycle-to-cycle jitter for dedicated clock                                                                      | $F_{OUT} \ge 100 \text{ MHz}$ | _   | -   | TBD | ps (p-p)  |
| t <sub>OUTCCJ_DC</sub>                 | output                                                                                                         | F <sub>OUT</sub> < 100 MHz    |     | _   | TBD | mUI (p-p) |

(57) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.</p>

<sup>(58)</sup>  $F_{\text{REF}}$  is  $f_{\text{IN}}/N$ , specification applies when N = 1.



40

| Symbol                                 | Parameter                                                    | Condition                     | Min | Тур | Max | Unit      |
|----------------------------------------|--------------------------------------------------------------|-------------------------------|-----|-----|-----|-----------|
| t <sub>OUTPJ_IO</sub> <sup>(59)</sup>  | Period jitter for clock output on the regular I/O            | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | TBD | ps (p-p)  |
| OUTPJ_IO                               |                                                              | $F_{OUT} < 100 MHz$           | _   | _   | TBD | mUI (p-p) |
| t <sub>OUTCCJ_IO</sub> <sup>(59)</sup> | Cycle-to-cycle jitter for clock output on the regular I/O    | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | TBD | ps (p-p)  |
| OUTCCJ_IO                              |                                                              | $F_{OUT} < 100 MHz$           | —   |     | TBD | mUI (p-p) |
| t                                      | Period jitter for dedicated clock output<br>in cascaded PLLs | $F_{OUT} \ge 100 \text{ MHz}$ |     |     | TBD | ps (p-p)  |
| t <sub>CASC_OUTPJ_DC</sub>             |                                                              | $F_{OUT} < 100 MHz$           |     |     | TBD | mUI (p-p) |

#### **Related Information**

#### Memory Output Clock Jitter Specifications on page 58

Provides more information about the external memory interface clock output jitter specifications.

## **DSP Block Specifications**

#### Table 39: DSP Block Performance Specifications for Arria 10 Devices (V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V Typical Value)—Preliminary

| Mode                                           | –E1L, –E1M<br><sup>(60)</sup> , –E1S | –I1L, –<br>I1M <sup>(60)</sup> , –I1S | –E2L, –E2S, –<br>E2V | –I2L, –I2S, –<br>I2V | –E1M <sup>(61)</sup> , –<br>E3S, –E3V | –I1M <sup>(61)</sup> , –<br>I3S, –I3V | Unit |
|------------------------------------------------|--------------------------------------|---------------------------------------|----------------------|----------------------|---------------------------------------|---------------------------------------|------|
| Fixed-point $18 \times 19$ multiplication mode | 548                                  | 528                                   | 456                  | 438                  | 364                                   | 346                                   | MHz  |
| Fixed-point $27 \times 27$ multiplication mode | 541                                  | 522                                   | 450                  | 434                  | 358                                   | 344                                   | MHz  |
| Fixed-point 18 × 18 multiplier adder<br>mode   | 548                                  | 529                                   | 459                  | 440                  | 370                                   | 351                                   | MHz  |

<sup>(59)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specification for Arria 10 Devices table.



<sup>&</sup>lt;sup>(60)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at nominal voltage of 0.90 V.

<sup>&</sup>lt;sup>(61)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V.

| Mode                                                               | –E1L, –E1M<br><sup>(60)</sup> , –E1S | –I1L, –<br>I1M <sup>(60)</sup> , –I1S | –E2L, –E2S, –<br>E2V | –I2L, –I2S, –<br>I2V | –E1M <sup>(61)</sup> , –<br>E3S, –E3V | –I1M <sup>(61)</sup> , –<br>I3S, –I3V | Unit |
|--------------------------------------------------------------------|--------------------------------------|---------------------------------------|----------------------|----------------------|---------------------------------------|---------------------------------------|------|
| Fixed-point 18 × 18 multiplier adder summed with 36-bit input mode | 539                                  | 517                                   | 444                  | 422                  | 349                                   | 326                                   | MHz  |
| Fixed-point $18 \times 19$ systolic mode                           | 548                                  | 529                                   | 459                  | 440                  | 370                                   | 351                                   | MHz  |
| Complex 18 × 19 multiplication mode                                | 548                                  | 528                                   | 456                  | 438                  | 364                                   | 346                                   | MHz  |
| Floating point multiplication mode                                 | 548                                  | 527                                   | 447                  | 427                  | 347                                   | 326                                   | MHz  |
| Floating point adder or substract mode                             | 488                                  | 471                                   | 388                  | 369                  | 288                                   | 266                                   | MHz  |
| Floating point multiplier adder or substract mode                  | 483                                  | 465                                   | 386                  | 368                  | 290                                   | 270                                   | MHz  |
| Floating point multiplier accumulate mode                          | 510                                  | 490                                   | 418                  | 393                  | 326                                   | 294                                   | MHz  |
| Floating point vector one mode                                     | 502                                  | 482                                   | 404                  | 382                  | 306                                   | 282                                   | MHz  |
| Floating point vector two mode                                     | 474                                  | 455                                   | 383                  | 367                  | 293                                   | 278                                   | MHz  |

# Table 40: DSP Block Performance Specifications for Arria 10 Devices (V<sub>CC</sub> and V<sub>CCP</sub> at 0.95 V Typical Value)—Preliminary

| Mode                                                                      | Perfor                            | mance      | Unit |  |
|---------------------------------------------------------------------------|-----------------------------------|------------|------|--|
| Mode                                                                      | –I1L, –I1M <sup>(60)</sup> , –I1S | –I2L, –I2S | Onic |  |
| Fixed-point 18 × 19 multiplication mode                                   | 635                               | 517        | MHz  |  |
| Fixed-point 27 × 27 multiplication mode                                   | 633                               | 517        | MHz  |  |
| Fixed-point 18 × 18 multiplier adder mode                                 | 635                               | 516        | MHz  |  |
| Fixed-point $18 \times 18$ multiplier adder summed with 36-bit input mode | 631                               | 509        | MHz  |  |
| Fixed-point $18 \times 19$ systolic mode                                  | 635                               | 516        | MHz  |  |

 $^{(60)}\,$  When you power  $V_{CC}$  and  $V_{CCP}$  at nominal voltage of 0.90 V.

<sup>(61)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V.



| Mode                                              | Perfor                            | mance      | Unit |  |
|---------------------------------------------------|-----------------------------------|------------|------|--|
| mode                                              | –I1L, –I1M <sup>(60)</sup> , –I1S | –I2L, –I2S | Onic |  |
| Complex $18 \times 19$ multiplication mode        | 635                               | 517        | MHz  |  |
| Floating point multiplication mode                | 635                               | 501        | MHz  |  |
| Floating point adder or substract mode            | 564                               | 468        | MHz  |  |
| Floating point multiplier adder or substract mode | 564                               | 475        | MHz  |  |
| Floating point multiplier accumulate mode         | 581                               | 482        | MHz  |  |
| Floating point vector one mode                    | 574                               | 471        | MHz  |  |
| Floating point vector two mode                    | 550                               | 450        | MHz  |  |

## **Memory Block Specifications**

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Quartus Prime software to report timing for the memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in f<sub>MAX</sub>.



## Table 41: Memory Block Performance Specifications for Arria 10 Devices (V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V Typical Value)—Preliminary

|               |                                                                                                         | Performance                             |                                      |                                            |                                       |                                      |      |  |
|---------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------|--------------------------------------------|---------------------------------------|--------------------------------------|------|--|
| Memory        | Mode                                                                                                    | –E1L,<br>–E1M <sup>(62)</sup> ,<br>–E1S | –I1, –I1M <sup>(62)</sup> , –<br>I1S | –E2L, –E2S, –<br>E2V, –I2L, –<br>I2S, –I2V | –E3S, –<br>E1M <sup>(63)</sup> , –E3V | –I1M <sup>(63)</sup> , –I3S,<br>–I3V | Unit |  |
|               | Single port, all supported widths (×16/×32)                                                             | 700                                     | 660                                  | 570                                        | 490                                   | 490                                  | MHz  |  |
| MLAB          | Simple dual-port, all supported widths (×16/×32)                                                        | 700                                     | 660                                  | 570                                        | 490                                   | 490                                  | MHz  |  |
| MLAD          | Simple dual-port with the read-<br>during-write option set to <b>Old Data</b> ,<br>all supported widths | 460                                     | 450                                  | 400                                        | 330                                   | 330                                  | MHz  |  |
|               | ROM, all supported width (×16/×32)                                                                      | 700                                     | 660                                  | 570                                        | 490                                   | 490                                  | MHz  |  |
|               | Single-port, all supported widths                                                                       | 730                                     | 690                                  | 625                                        | 530                                   | 510                                  | MHz  |  |
|               | Simple dual-port, all supported widths                                                                  | 730                                     | 690                                  | 625                                        | 530                                   | 510                                  | MHz  |  |
|               | Simple dual-port with the read-<br>during-write option set to <b>Old Data</b> ,<br>all supported widths | 550                                     | 520                                  | 470                                        | 410                                   | 410                                  | MHz  |  |
| M20K<br>Block | Simple dual-port with ECC enabled, $512 \times 32$                                                      | 470                                     | 450                                  | 410                                        | 360                                   | 360                                  | MHz  |  |
|               | Simple dual-port with ECC and optional pipeline registers enabled, $512 \times 32$                      | 620                                     | 590                                  | 520                                        | 470                                   | 470                                  | MHz  |  |
|               | True dual port, all supported widths                                                                    | 730                                     | 690                                  | 600                                        | 480                                   | 480                                  | MHz  |  |
|               | ROM, all supported widths                                                                               | 730                                     | 690                                  | 625                                        | 530                                   | 510                                  | MHz  |  |



 $<sup>^{(62)}</sup>$  When you power  $V_{\rm CC}$  and  $V_{\rm CCP}$  at nominal voltage of 0.90 V.

<sup>&</sup>lt;sup>(63)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V.

| Mamanu     | Mode                                                                                             | Performance                       |            |      |  |  |
|------------|--------------------------------------------------------------------------------------------------|-----------------------------------|------------|------|--|--|
| Memory     | Mode                                                                                             | –I1L, –I1M <sup>(62)</sup> , –I1S | –I2L, –I2S | Unit |  |  |
|            | Single port, all supported widths ( $\times 16/\times 32$ )                                      | 706                               | 610        | MHz  |  |  |
|            | Simple dual-port, all supported widths (×16/×32)                                                 | 706                               | 610        | MHz  |  |  |
| MLAB       | Simple dual-port with read and write at the same address                                         | 482                               | 428        | MHz  |  |  |
|            | ROM, all supported width (×16/×32)                                                               | 706                               | 610        | MHz  |  |  |
|            | Single-port, all supported widths                                                                | 735                               | 670        | MHz  |  |  |
|            | Simple dual-port, all supported widths                                                           | 735                               | 670        | MHz  |  |  |
|            | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 555                               | 500        | MHz  |  |  |
| M20K Block | Simple dual-port with ECC enabled, $512 \times 32$                                               | 480                               | 440        | MHz  |  |  |
|            | Simple dual-port with ECC and optional pipeline registers enabled, $512 \times 32$               | 630                               | 555        | MHz  |  |  |
|            | True dual port, all supported widths                                                             | 735                               | 640        | MHz  |  |  |
|            | ROM, all supported widths                                                                        | 735                               | 670        | MHz  |  |  |

# Temperature Sensing Diode Specifications

Internal Temperature Sensing Diode Specifications

# Table 43: Internal Temperature Sensing Diode Specifications for Arria 10 Devices—Preliminary

| Temperature Range | Accuracy | Offset Calibrated Option | Sampling Rate | Conversion Time | Resolution |
|-------------------|----------|--------------------------|---------------|-----------------|------------|
| –40 to 125 °C     | ±5 °C    | No                       | 1 MHz         | < 5 ms          | 10 bits    |



#### **Related Information**

#### **Transfer Function for Internal TSD**

Provides the transfer function for the internal TSD.

#### **External Temperature Sensing Diode Specifications**

## Table 44: External Temperature Sensing Diode Specifications for Arria 10 Devices—Preliminary

- The typical value is at 25°C.
- Diode accuracy improves with lower injection current.
- Absolute accuracy is dependent on third party external diode ADC and integration specifics.

| Description                              | Min | Тур  | Мах | Unit |
|------------------------------------------|-----|------|-----|------|
| I <sub>bias</sub> , diode source current | 10  |      | 100 | μΑ   |
| V <sub>bias</sub> , voltage across diode | 0.3 |      | 0.9 | V    |
| Series resistance                        |     |      | < 1 | Ω    |
| Diode ideality factor                    |     | 1.03 |     | _    |

#### Internal Voltage Sensor Specifications

#### Table 45: Internal Voltage Sensor Specifications for Arria 10 Devices—Preliminary

| Parameter                        | Minimum | Typical | Maximum | Unit |
|----------------------------------|---------|---------|---------|------|
| Resolution                       | —       | —       | 6       | Bit  |
| Sampling rate                    |         |         | 500     | Ksps |
| Differential non-linearity (DNL) | _       | _       | ±1      | LSB  |
| Integral non-linearity (INL)     | _       | _       | ±1      | LSB  |
| Gain error                       |         |         | ±1      | %    |
| Offset error                     | _       | —       | ±1      | LSB  |
| Input capacitance                |         | 20      |         | pF   |
| Clock frequency                  | 0.1     |         | 11      | MHz  |

45



46

|                        | Parameter                            | Minimum | Typical | Maximum | Unit |
|------------------------|--------------------------------------|---------|---------|---------|------|
|                        | Input signal range for Vsigp         | 0       | —       | 1.5     | V    |
| Unipolar Input<br>Mode | Common mode voltage on Vsign         | 0       | —       | 0.25    | V    |
|                        | Input signal range for Vsigp – Vsign | 0       |         | 1.25    | V    |

# **Periphery Performance Specifications**

This section describes the periphery performance, high-speed I/O, and external memory interface.

Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/ IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

# **High-Speed I/O Specifications**

## Table 46: High-Speed I/O Specifications for Arria 10 Devices—Preliminary

When serializer/deserializer (SERDES) factor J = 3 to 10, use the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin.

| Symbol                                                                           | Condition                                            |     | E1M <sup>(64)</sup> ,<br>-I1M <sup>(64)</sup> , | , –E1S, –I1L,<br>, –I1S | –E2L | -, –E2S, - | ·I2L, –I2S | -E1M | <sup>(65)</sup> , –I1M<br>–I3S | 1 <sup>(65)</sup> , –E3S, | Unit |
|----------------------------------------------------------------------------------|------------------------------------------------------|-----|-------------------------------------------------|-------------------------|------|------------|------------|------|--------------------------------|---------------------------|------|
|                                                                                  |                                                      | Min | Тур                                             | Max                     | Min  | Тур        | Max        | Min  | Тур                            | Max                       |      |
| f <sub>HSCLK_in</sub> (input clock frequency)<br>True Differential I/O Standards | Clock boost<br>factor<br>W = 1 to 40 <sup>(66)</sup> | 10  |                                                 | 800                     | 10   |            | 700        | 10   |                                | 625                       | MHz  |



 $<sup>^{(64)}</sup>$  When you power V<sub>CC</sub> and V<sub>CCP</sub> at nominal voltage of 0.90 V.

<sup>&</sup>lt;sup>(65)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V.

<sup>&</sup>lt;sup>(66)</sup> Clock Boost Factor (W) is the ratio between the input data rate and the input clock rate.

A10-DATASHEET 2015.12.31

47

| Symbol                                                                      | Condition                                            | –E1L, –E1M <sup>(64)</sup> , –E1S, –I1L,<br>–I1M <sup>(64)</sup> , –I1S |     |          | –E2L, –E2S, –I2L, –I2S |     |          | –E1M <sup>(65)</sup> , –I1M <sup>(65)</sup> , –E3S,<br>–I3S |     |          | Unit |
|-----------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------|-----|----------|------------------------|-----|----------|-------------------------------------------------------------|-----|----------|------|
|                                                                             |                                                      | Min                                                                     | Тур | Max      | Min                    | Тур | Max      | Min                                                         | Тур | Max      |      |
| f <sub>HSCLK_in</sub> (input clock frequency)<br>Single Ended I/O Standards | Clock boost<br>factor<br>W = 1 to 40 <sup>(66)</sup> | 10                                                                      | _   | 625      | 10                     | _   | 625      | 10                                                          | _   | 525      | MHz  |
| f <sub>HSCLK_OUT</sub> (output clock<br>frequency)                          | _                                                    | _                                                                       | _   | 800 (67) |                        | _   | 700 (67) |                                                             | _   | 625 (67) | MHz  |

Arria 10 Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(64)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at nominal voltage of 0.90 V. <sup>(65)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V. <sup>(67)</sup> This is achieved by using the PHY clock network.

48

| Symbol      |                                                                    | Condition                                                |      | E1M <sup>(64)</sup> ,<br>–I1M <sup>(64)</sup> , | –E1S, –I1L,<br>–I1S | –E2L | ., –E2S, – | ·I2L, –I2S | -E1M | <sup>(65)</sup> , –I1 <i>N</i><br>–I3S | l <sup>(65)</sup> , –E3S, | Unit |
|-------------|--------------------------------------------------------------------|----------------------------------------------------------|------|-------------------------------------------------|---------------------|------|------------|------------|------|----------------------------------------|---------------------------|------|
|             |                                                                    |                                                          | Min  | Тур                                             | Мах                 | Min  | Тур        | Мах        | Min  | Тур                                    | Max                       |      |
|             | SERDES factor<br>$J = 4 \text{ to } 10^{(69)(71)}_{(70)}$          | (71)                                                     | _    | 1600 (72)                                       | (71)                |      | 1434 (72)  | (71)       |      | 1250 (72)                              | Mbps                      |      |
|             | True Differential I/O                                              | SERDES factor<br>$J = 3^{(69)(71)(70)}$                  | (71) | _                                               | (72)                | (71) | —          | (72)       | (71) | _                                      | (72)                      | Mbps |
|             | Standards - f <sub>HSDR</sub><br>(data rate) <sup>(68)</sup>       | SERDES factor J<br>= 2, uses DDR<br>registers            | (71) |                                                 | 333 (73)            | (71) |            | 275 (73)   | (71) |                                        | 250 (73)                  | Mbps |
|             | SERDES factor J<br>= 1, uses DDR<br>registers                      | (71)                                                     |      | 333 (73)                                        | (71)                |      | 275 (73)   | (71)       |      | 250 (73)                               | Mbps                      |      |
| Transmitter | t <sub>x Jitter</sub> - True<br>Differential I/O                   | Total jitter for<br>data rate,<br>600 Mbps –<br>1.6 Gbps |      |                                                 | 160                 |      |            | 200        |      |                                        | 250                       | ps   |
|             | Standards                                                          | Total jitter for<br>data rate,<br>< 600 Mbps             |      |                                                 | 0.1                 |      |            | 0.12       |      |                                        | 0.15                      | UI   |
|             | TX output clock<br>duty cycle for<br>Differential I/O<br>Standards | 45                                                       | 50   | 55                                              | 45                  | 50   | 55         | 45         | 50   | 55                                     | %                         |      |
|             | True Differential<br>I/O Standards                                 |                                                          | _    | 160                                             | _                   | _    | 180        | _          | _    | 200                                    | ps                        |      |
|             | TCCS (74)(68)                                                      | True Differential<br>I/O Standards                       |      | _                                               | 150                 | _    | _          | 150        | —    | _                                      | 150                       | ps   |

- $^{(64)}$  When you power  $V_{CC}$  and  $V_{CCP}$  at nominal voltage of 0.90 V.  $^{(65)}$  When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V.



49

| Symbol                |                                                                | Condition                                     | –E1L, –E1M <sup>(64)</sup> , –E1S, –I1L,<br>–I1M <sup>(64)</sup> , –I1S |      | –E2L, –E2S, –I2L, –I2S |      |      | –E1M <sup>(65)</sup> , –I1M <sup>(65)</sup> , –E3S,<br>–I3S |      |      | Unit  |      |
|-----------------------|----------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------|------|------------------------|------|------|-------------------------------------------------------------|------|------|-------|------|
|                       |                                                                |                                               | Min                                                                     | Тур  | Max                    | Min  | Тур  | Max                                                         | Min  | Тур  | Max   |      |
| True Differential I/O | SERDES factor<br>J = 4 to 10 $^{(69)(71)(70)}$                 | _                                             | _                                                                       | 1600 | —                      | _    | 1434 |                                                             | _    | 1250 | Mbps  |      |
|                       | Standards - f <sub>HSDRDPA</sub><br>(data rate)                | SERDES factor<br>$J = 3^{(69)(71)(70)}$       |                                                                         |      | (72)                   |      |      | (72)                                                        |      |      | (72)  | Mbps |
| Receiver              |                                                                | SERDES factor $J = 3 \text{ to } 10$          | (71)                                                                    |      | (76)                   | (71) |      | (76)                                                        | (71) |      | (76)  | Mbps |
|                       | f <sub>HSDR</sub> (data rate)<br>(without DPA) <sup>(68)</sup> | SERDES factor J<br>= 2, uses DDR<br>registers | (71)                                                                    |      | (73)                   | (71) |      | (73)                                                        | (71) | _    | (73)  | Mbps |
|                       |                                                                | SERDES factor J<br>= 1, uses DDR<br>registers | (71)                                                                    |      | (73)                   | (71) |      | (73)                                                        | (71) | _    | (73)  | Mbps |
| DPA (FIFO<br>mode)    | DPA run length                                                 |                                               |                                                                         | _    | 10000                  | —    |      | 10000                                                       |      | _    | 10000 | UI   |

<sup>(72)</sup> Pending silicon characterization.

(73) The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency ( $f_{OUT}$ ) provided you can close the design timing and the signal integrity meets the interface requirements.

<sup>(74)</sup> Not applicable for DIVCLK = 1.

 $^{(75)}$  This applies to default pre-emphasis and  $V_{OD}$  settings only.



Requires package skew compensation with PCB trace length. (68)

<sup>&</sup>lt;sup>(69)</sup> The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

 $<sup>^{(70)}</sup>$  The V<sub>CC</sub> and V<sub>CCP</sub> must be on a combined power layer and a maximum load of 5 pF for chip-to-chip interface.

<sup>&</sup>lt;sup>(71)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and serializer do not have a minimum toggle rate.

| Symbol                 |                           | Condition              | Condition –E1L, –E1M <sup>(64)</sup> , –E1S, –I1L,<br>–I1M <sup>(64)</sup> , –I1S |     |                                        | –E2L, –E2S, –I2L, –I2S |     |                                        | -E1M | Unit |                                        |       |
|------------------------|---------------------------|------------------------|-----------------------------------------------------------------------------------|-----|----------------------------------------|------------------------|-----|----------------------------------------|------|------|----------------------------------------|-------|
|                        |                           |                        | Min                                                                               | Тур | Max                                    | Min                    | Тур | Max                                    | Min  | Тур  | Max                                    |       |
|                        |                           | SGMII/GbE<br>protocol  | -                                                                                 | _   | 5                                      | _                      | -   | 5                                      | _    | _    | 5                                      | UI    |
| DPA (soft<br>CDR mode) | DPA run length            | All other<br>protocols |                                                                                   |     | 50 data<br>transition<br>per 208<br>UI |                        |     | 50 data<br>transition<br>per 208<br>UI | _    |      | 50 data<br>transition<br>per 208<br>UI | _     |
| Soft CDR<br>mode       | Soft-CDR ppm<br>tolerance |                        | _                                                                                 |     | 300                                    | _                      | _   | 300                                    | _    | _    | 300                                    | ± ppm |
| Non DPA<br>mode        | Sampling Window           | _                      | _                                                                                 | _   | 300                                    | —                      | _   | 300                                    | —    | _    | 300                                    | ps    |

## **DPA Lock Time Specifications**

## Figure 2: DPA Lock Time Specifications with DPA PLL Calibration Enabled





 $<sup>^{(64)}\,</sup>$  When you power  $V_{CC}$  and  $V_{CCP}$  at nominal voltage of 0.90 V.

<sup>&</sup>lt;sup>(65)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V.

<sup>&</sup>lt;sup>(76)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

<sup>&</sup>lt;sup>(64)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at nominal voltage of 0.90 V.

<sup>&</sup>lt;sup>(65)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V.

#### Table 47: DPA Lock Time Specifications for Arria 10 Devices—Preliminary

The specifications are applicable to both commercial and industrial grades. The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition.

| Standard            | Training Pattern     | Number of Data Transitions in<br>One Repetition of the<br>Training Pattern | Number of Repetitions per 256 Data Transitions (77) | Maximum Data Transition |
|---------------------|----------------------|----------------------------------------------------------------------------|-----------------------------------------------------|-------------------------|
| SPI-4               | 00000000001111111111 | 2                                                                          | 128                                                 | 640                     |
| Parallel Rapid I/O  | 00001111             | 2                                                                          | 128                                                 | 640                     |
| i aranci Kapiti 1/0 | 10010000             | 4                                                                          | 64                                                  | 640                     |
| Miscellaneous       | 10101010             | 8                                                                          | 32                                                  | 640                     |
|                     | 01010101             | 8                                                                          | 32                                                  | 640                     |

**Arria 10 Device Datasheet** 



<sup>&</sup>lt;sup>(77)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

## LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications

Figure 3: LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications for a Data Rate Equal to 1.6 Gbps



#### Table 48: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.6 Gbps—Preliminary

| Jitter Freq | uency (Hz) | Sinusoidal Jitter (UI) |
|-------------|------------|------------------------|
| F1          | 10,000     | 25.00                  |
| F2          | 17,565     | 25.00                  |
| F3          | 1,493,000  | 0.28                   |
| F4          | 50,000,000 | 0.28                   |







# Memory Standards Supported by the Hard Memory Controller

#### Table 49: Memory Standards Supported by the Hard Memory Controller for Arria 10 Devices—Preliminary

| This table lists the overall capabili | ity of the hard memory controller | r. For specific details, refer to the External | Memory Interface Spec Estimator. |
|---------------------------------------|-----------------------------------|------------------------------------------------|----------------------------------|
|                                       |                                   |                                                |                                  |

| Memory Standard | Rate Support            | ate Support Speed Grade |         | Maximum Frequency (MHz) |              |  |
|-----------------|-------------------------|-------------------------|---------|-------------------------|--------------|--|
| Memory Standard |                         | Speed Glade             | Support | LVDS I/O Bank           | 3 V I/O Bank |  |
|                 | DDR4 SDRAM Quarter rate | -1                      | Yes     | 1,067                   | —            |  |
|                 |                         | -1                      |         | 1,333                   | _            |  |
|                 |                         | -2                      | Yes     | 933                     | _            |  |
| DDR4 SDRAM      |                         |                         |         | 1,067                   | —            |  |
|                 |                         | -3                      | Yes     | 800                     | _            |  |
|                 |                         |                         |         | 933                     |              |  |



#### 54 Memory Standards Supported by the Hard Memory Controller

| Memory Standard | Pata Support | Rate Support Speed Grade | Ping Pong PHY | Maximum Frequency (MHz) |              |  |  |
|-----------------|--------------|--------------------------|---------------|-------------------------|--------------|--|--|
| Memory Standard |              | Speed Glade              | Support       | LVDS I/O Bank           | 3 V I/O Bank |  |  |
|                 |              |                          | Yes           | 467                     | 467          |  |  |
|                 |              | -1                       |               | 533                     | 533          |  |  |
|                 | Half rate    | -2                       | Yes           | 467                     | 450          |  |  |
| Па              |              | -2                       |               | 533                     | 450          |  |  |
|                 |              | -3                       | Yes           | 400                     | 333          |  |  |
| DDR3 SDRAM      |              |                          |               | 533                     | 333          |  |  |
| DDR5 5DRAW      | Quarter rate | -1                       | Yes           | 933                     | 533          |  |  |
|                 |              |                          |               | 1,067                   | 533          |  |  |
|                 |              | -2                       | Yes           | 933                     | 450          |  |  |
|                 |              |                          |               | 1,067                   | 450          |  |  |
|                 |              | -3                       | Yes           | 800                     | 333          |  |  |
|                 |              | -5                       |               | 933                     | 333          |  |  |



A10-DATASHEET 2015.12.31

| Momony Standard | Data Curra aut | Speed Grade | Ping Pong PHY | Maximum Frequency (MHz) |              |  |  |
|-----------------|----------------|-------------|---------------|-------------------------|--------------|--|--|
| Memory Standard | Rate Support   | Speed Grade | Support       | LVDS I/O Bank           | 3 V I/O Bank |  |  |
|                 |                | -1          | Yes           | 467                     | 467          |  |  |
|                 |                | -1          |               | 533                     | 533          |  |  |
|                 | Half rate      | -2          | Yes           | 467                     | 450          |  |  |
|                 |                | -2          |               | 533                     | 450          |  |  |
|                 |                | -3          | Yes           | 400                     | 333          |  |  |
| DDR3L SDRAM     |                | _3          |               | 533                     | 333          |  |  |
| DDRSESDRAW      | Quarter rate   | -1          | Yes           | 933                     | 533          |  |  |
|                 |                |             |               | 1,067                   | 533          |  |  |
|                 |                | -2          | Yes           | 833                     | 450          |  |  |
|                 |                |             |               | 1,067                   | 450          |  |  |
|                 |                | -3          | Yes           | 800                     | 333          |  |  |
|                 |                |             |               | 933                     | 333          |  |  |
|                 |                | -1          |               | 400                     | 400          |  |  |
|                 | Half rate      | -2          |               | 400                     | 400          |  |  |
| LPDDR3 SDRAM    |                | -3          |               | 333                     | 333          |  |  |
|                 |                | -1          |               | 800                     | 533          |  |  |
|                 | Quarter rate   | -2          |               | 800                     | 450          |  |  |
|                 |                | -3          |               | 667                     | 333          |  |  |

## **Related Information**

**External Memory Interface Spec Estimator** 

Provides the specific details of the memory standards supported.

55



## Memory Standards Supported by the Soft Memory Controller

#### Table 50: Memory Standards Supported by the Soft Memory Controller for Arria 10 Devices—Preliminary

This table lists the overall capability of the soft memory controller. For specific details, refer to the External Memory Interface Spec Estimator.

| Memory Standard             | Rate Support | Speed Grade | Maximum Frequency (MHz) |              |  |  |
|-----------------------------|--------------|-------------|-------------------------|--------------|--|--|
| Memory Standard             | hate Support | Speed Grade | LVDS I/O Bank           | 3 V I/O Bank |  |  |
|                             |              | -1          | 1,200                   | 533          |  |  |
| RLDRAM 3                    | Quarter rate | -2          | 1,066                   | 450          |  |  |
|                             |              | -3          | 933                     | 333          |  |  |
|                             |              | -1          | 1,066                   | 533          |  |  |
| QDR IV SRAM                 | Quarter rate | -2          | 1,066                   | 450          |  |  |
|                             |              | -3          | 933                     | 333          |  |  |
|                             |              | -1          | 333                     | 333          |  |  |
|                             | Full rate    | -2          | 333                     | 333          |  |  |
| QDR II/II+/II+ Xtreme SRAM  |              | -3          | 333                     | 333          |  |  |
| QDR II/II+/II+ Attende SRAM |              | -1          | 633                     | 533          |  |  |
|                             | Half rate    | -2          | 550                     | 450          |  |  |
|                             |              | -3          | 500                     | 333          |  |  |

#### **Related Information**

**External Memory Interface Spec Estimator** 

Provides the specific details of the memory standards supported.





<sup>&</sup>lt;sup>(78)</sup> Arria 10 devices support this external memory interface using hard PHY with soft memory controller.

# **DLL Range Specifications**

#### Table 51: DLL Frequency Range Specifications for Arria 10 Devices—Preliminary

Arria 10 devices support memory interface frequencies lower than 667 MHz, although the reference clock that feeds the DLL must be at least 667 MHz. To support interfaces below 667 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range.

| Parameter                     | Performance (for All Speed Grades) | Unit |
|-------------------------------|------------------------------------|------|
| DLL operating frequency range | 667 - 1333                         | MHz  |

## **DQS Logic Block Specifications**

#### Table 52: DQS Phase Shift Error Specifications for DLL-Delayed Clock (t<sub>DOS PSERR</sub>) for Arria 10 Devices—Preliminary

This error specification is the absolute maximum and minimum error.

| Symbol                 | Performance (for All Speed Grades) | Unit |
|------------------------|------------------------------------|------|
| t <sub>DQS_PSERR</sub> | 5                                  | ps   |



## **Memory Output Clock Jitter Specifications**

## Table 53: Memory Output Clock Jitter Specifications for Arria 10 Devices—Preliminary

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL, or generated using differential signal-splitter and double data I/O circuits clocked by a PLL output routed on a PHY clock network as specified. Altera recommends using PHY clock networks for better jitter performance.

The memory output clock jitter is applicable when an input jitter of 10 ps peak-to-peak is applied with bit error rate (BER)  $10^{-12}$ , equivalent to 14 sigma.

| Parameter Clock Network | Symbol                       | –E1L, –E1M <sup>(79)</sup> , –E1S,<br>–I1L, –I1M <sup>(79)</sup> , –I1S |     | –E2L, –E2S, –I2L, –I2S |     | –E1M <sup>(80)</sup> , –I1M <sup>(80)</sup> , –E3S,<br>–I3S |     | Unit |    |
|-------------------------|------------------------------|-------------------------------------------------------------------------|-----|------------------------|-----|-------------------------------------------------------------|-----|------|----|
|                         |                              | Min                                                                     | Max | Min                    | Max | Min                                                         | Мах |      |    |
|                         | Clock period jitter          | t <sub>JIT(per)</sub>                                                   | 58  | 58                     | 58  | 58                                                          | 58  | 58   | ps |
| PHY<br>clock            | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>                                                    | 58  | 58                     | 58  | 58                                                          | 58  | 58   | ps |
|                         | Duty cycle jitter            | t <sub>JIT(duty)</sub>                                                  | 58  | 58                     | 58  | 58                                                          | 58  | 58   | ps |

# **OCT Calibration Block Specifications**

## Table 54: OCT Calibration Block Specifications for Arria 10 Devices—Preliminary

| Symbol                | Description                                                                                                                                           | Min    | Тур | Max | Unit   |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|--------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                              | _      | _   | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for $R_S OCT / R_T OCT$ calibration                                                                         | > 2000 | _   | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out                                                                                   |        | 32  | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _      | 2.5 | _   | ns     |

<sup>&</sup>lt;sup>(79)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at nominal voltage of 0.90 V.



<sup>&</sup>lt;sup>(80)</sup> When you power  $V_{CC}$  and  $V_{CCP}$  at lower voltage of 0.83 V.

#### Figure 5: Timing Diagram for on oe and dyn\_term\_ctrl Signals



# **HPS Specifications**

This section provides HPS specifications and timing for Arria 10 devices. The specifications are preliminary.

## **HPS Reset Input Requirements**

#### Table 55: HPS Reset Input Requirements for Arria 10 Devices—Preliminary

| Description                                                                       | Min | Мах  | Unit        |
|-----------------------------------------------------------------------------------|-----|------|-------------|
| HPS cold reset pulse width                                                        | 600 | _    | ns          |
| HPS warm reset pulse width                                                        | 600 | _    | ns          |
| Cold reset deassertion to BSEL sampling, using osc1 clock                         | _   | 1000 | osc1 clocks |
| Cold reset deassertion to BSEL sampling, using secure clock, without RAM clearing | _   | 100  | μs          |
| Cold reset deassertion to BSEL sampling, using secure clock, with RAM clearing    | _   | 50   | ms          |





## **HPS Clock Performance**

## Table 56: HPS Clock Performance for Arria 10 Devices—Preliminary

| Symbol/Description | –3 Speed Grade | –2 Speed Grade | –1 Speed Grade | Unit |
|--------------------|----------------|----------------|----------------|------|
| mpu_base_clk       | 800            | 1200           | 1500           | MHz  |
| noc_base_clk       | 400            | 400            | 500            | MHz  |
| h2f_user0_clk      | 400            | 400            | 400            | MHz  |
| h2f_user1_clk      | 400            | 400            | 400            | MHz  |
| hmc_free_clk       | 433            | 533            | 533            | MHz  |

## **HPS PLL Specifications**

#### **HPS PLL Input Requirements**

## Table 57: HPS PLL Input Requirements for Arria 10 Devices—Preliminary

| Description                  | Min | Тур | Мах | Unit |
|------------------------------|-----|-----|-----|------|
| Clock input range            | 10  |     | 50  | MHz  |
| Clock input jitter tolerance |     |     | 2   | %    |
| Clock input duty cycle       | 45  | 50  | 55  | %    |

**HPS PLL Performance** 

## Table 58: HPS PLL Performance for Arria 10 Devices—Preliminary

| Description        | -3 Speed Grade |      | –2 Speed Grade |      | -1 Speed Grade |      | Unit |  |
|--------------------|----------------|------|----------------|------|----------------|------|------|--|
|                    | Min            | Max  | Min            | Max  | Min            | Max  | Onic |  |
| HPS PLL VCO output | 320            | 1600 | 320            | 2400 | 320            | 3000 | MHz  |  |



#### **HPS PLL Output Specifications**

The maximum HPS PLL lock time is 10 µs for all speed grades.

# **Quad SPI Flash Timing Characteristics**

### Table 59: Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria 10 Devices—Preliminary

The input parameters are still pending characterization. Note that the Arria 10 HPS boot loader calibrates the input timing automatically.

| Symbol                               | Description                                                                 | Min                                            | Тур | Max                                         | Unit     |
|--------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------|-----|---------------------------------------------|----------|
| T <sub>qspi_clk</sub>                | QSPI_CLK clock period (internal reference clock)                            | 2.5                                            | _   |                                             | ns       |
| T <sub>clk</sub>                     | SCLK_OUT clock period (external clock)                                      | 10                                             |     |                                             | ns       |
| T <sub>dutycycle</sub>               | SCLK_OUT duty cycle                                                         | 45                                             | 50  | 55                                          | %        |
| T <sub>dssfrst</sub> <sup>(81)</sup> | QSPI_SS asserted to first SCLK_OUT edge                                     | 0.5                                            |     | 3                                           | ns       |
| T <sub>dsslst</sub> <sup>(81)</sup>  | Last SCLK_OUT edge to QSPI_SS deasserted                                    | -2                                             |     | 0.5                                         | ns       |
| T <sub>do</sub>                      | QSPI_DATA output delay                                                      | 1                                              |     | 3                                           | ns       |
| T <sub>din_start</sub>               | Valid input data start from falling clock edge                              |                                                |     | $[(2 + R_{delay}) \times T_{qspi_clk}] - 4$ | ns       |
| T <sub>din_end</sub>                 | Valid input data end from falling clock edge                                | $[(2 + R_{delay}) \times T_{qspi\_clk}] + 2.2$ |     |                                             | ns       |
| T <sub>dssb2b</sub> <sup>(82)</sup>  | Minimum delay of slave select deassertion between two back-to-back transfer | 1                                              |     |                                             | SCLK_OUT |

**Arria 10 Device Datasheet** 



<sup>&</sup>lt;sup>(81)</sup> You can increase this delay using the delay register in the Quad SPI module.

<sup>&</sup>lt;sup>(82)</sup> This delay is programmable in whole QSPI\_CLK increments using the delay register in the Quad SPI module.

#### 62 SPI Timing Characteristics

#### Figure 6: Quad SPI Flash Serial Output Timing Diagram



## Figure 7: Quad SPI Flash Serial Input Timing Diagram



# **SPI Timing Characteristics**

## Table 60: SPI Master Timing Requirements for Arria 10 Devices—Preliminary

#### You can adjust the input delay timing using the rx\_sample\_dly register.

| Symbol                               | Description                           | Min   | Тур | Max | Unit |
|--------------------------------------|---------------------------------------|-------|-----|-----|------|
| T <sub>clk</sub>                     | SPI_CLK clock period                  | 16.67 | —   | —   | ns   |
| T <sub>dutycycle</sub>               | SPI_CLK duty cycle                    | 45    | 50  | 55  | %    |
| T <sub>dssfrst</sub> <sup>(83)</sup> | SPI_SS asserted to first SPI_CLK edge | 1.5   |     | 3.5 | ns   |

<sup>(83)</sup> SPI\_SS behavior differs depending on Motorola SPI, TI SSP or Microwire operational mode.



63

| Symbol                              | Description                                                                              | Min  | Тур | Max | Unit    |
|-------------------------------------|------------------------------------------------------------------------------------------|------|-----|-----|---------|
| T <sub>dsslst</sub> <sup>(83)</sup> | Last SPI_CLK edge to SPI_SS deasserted                                                   | -0.6 | —   | 1.4 | ns      |
| T <sub>dio</sub>                    | Master-out slave-in (MOSI) output delay                                                  | 1    | —   | 4   | ns      |
| T <sub>su</sub> <sup>(84)</sup>     | Input setup in respect to SPI_CLK capture edge                                           | 2    | —   | —   | ns      |
| T <sub>h</sub> <sup>(84)</sup>      | Input hold in respect to SPI_CLK capture edge                                            | 0    |     |     | ns      |
| T <sub>dssb2b</sub>                 | Minimum delay of slave select deassertion<br>between two back-to-back transfers (frames) | 1    |     |     | SPI_CLK |

# Figure 8: SPI Master Output Timing Diagram



Arria 10 Device Datasheet



<sup>&</sup>lt;sup>(84)</sup> The capture edge differs depending on the operational mode. For Motorola SPI, the capture edge can be the rising or falling edge depending on the scpol register bit; for TI SSP, the capture edge is the falling edge; for Microwire, the capture edge is the rising edge.

#### Figure 9: SPI Master Input Timing Diagram



# Table 61: SPI Slave Timing Requirements for Arria 10 Devices—Preliminary

| Symbol                 | Description                                                         | Min | Тур | Max | Unit |
|------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| T <sub>clk</sub>       | SPI_CLK clock period                                                | 20  | _   | —   | ns   |
| T <sub>dutycycle</sub> | SPI_CLK duty cycle                                                  | 45  | 50  | 55  | %    |
| T <sub>s</sub>         | SPI slave input setup time                                          | 5   | _   |     | ns   |
| T <sub>h</sub>         | SPI slave input hold time                                           | 5   | —   | —   | ns   |
| T <sub>ssfsu</sub>     | SPI_SS asserted to first active SPI_CLK edge setup (85)             | 5   | _   |     | ns   |
| T <sub>ssfh</sub>      | SPI_SS asserted to first active SPI_CLK edge hold <sup>(85)</sup>   | 5   | _   |     | ns   |
| T <sub>sslsu</sub>     | SPI_SS deasserted to last active SPI_CLK edge setup <sup>(85)</sup> | 5   | _   |     | ns   |
| T <sub>sslh</sub>      | SPI_SS deasserted to last active SPI_CLK edge hold <sup>(85)</sup>  | 5   | _   | —   | ns   |
| T <sub>d</sub>         | Master-in slave-out (MISO) output delay                             | 1   |     | 4   | ns   |



<sup>&</sup>lt;sup>(85)</sup> The active edge differs depending on the operational mode. For Motorola SPI, the active edge can be the rising or falling edge depending on the scpol register bit; for TI SSP, the active edge is the falling edge; for Microwire, the active edge is the rising edge.

## Figure 10: SPI Slave Output Timing Diagram



# Figure 11: SPI Slave Input Timing Diagram



Arria 10 Device Datasheet

**Altera Corporation** 



# **SD/MMC Timing Characteristics**

## Table 62: Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria 10 Devices—Preliminary

| These timings apply to SD, MMC, and embedded | MMC cards operating at 1.8 V and 3.3 V. |
|----------------------------------------------|-----------------------------------------|
|                                              |                                         |

| Symbol                         | Description                                      | Min | Тур  | Max  | Unit |
|--------------------------------|--------------------------------------------------|-----|------|------|------|
|                                | SDMMC_CLK_OUT clock period (Identification mode) |     | 2500 |      | ns   |
| T <sub>sdmmc_clk_</sub><br>out | SDMMC_CLK_OUT clock period (Standard SD mode)    | —   | 40   |      | ns   |
|                                | SDMMC_CLK_OUT clock period (High speed SD mode)  |     | 20   |      | ns   |
| T <sub>dutycycle</sub>         | SDMMC_CLK_OUT duty cycle                         | 45  | 50   | 55   | %    |
| T <sub>su</sub>                | SDMMC_CMD/SDMMC_D[7:0] input setup (86)          | 4.0 |      |      | ns   |
| T <sub>h</sub>                 | SDMMC_CMD/SDMMC_D[7:0] input hold (87)           | 1.0 |      |      | ns   |
| T <sub>d</sub>                 | SDMMC_CMD/SDMMC_D[7:0] output delay (88)         | 8.5 |      | 11.5 | ns   |

<sup>(86)</sup> These values assume the use of the phase shift implemented in the Boot ROM using smplsel = 0 and TSDMMC\_CLK\_OUT = 50 MHz (20 ns) in this equation: 4 - (TSDMMC\_CLK\_OUT × smpl\_sel / 8) ns. The smplsel field is in the sdmmc register in the System Manager module.

<sup>(88)</sup> These values assume the use of the phase shift implemented in the Boot ROM using drvsel = 3 and TSDMMC\_CLK\_OUT = 50 MHz (20 ns) in the following equations:

- For min value: (TSDMMC\_CLK\_OUT × drv\_sel / 8) + 1 ns
- For max value: (TSDMMC\_CLK\_OUT  $\times \, \texttt{drv\_sel} \ / \ 8) + 4 \ ns$

The drvsel field is in the sdmmc register in the System Manager module. You must not set drvsel to 0 because this does not provide the necessary delay to meet the hold time of the flash device.



<sup>&</sup>lt;sup>(87)</sup> These values assume the use of the phase shift implemented in the Boot ROM using smplsel = 0 and TSDMMC\_CLK\_OUT = 50 MHz (20 ns) in this equation: 1 + (TSDMMC\_CLK\_OUT × smpl\_sel / 8) ns. The smplsel field is in the sdmmc register in the System Manager module.

#### Figure 12: SD/MMC Timing Diagram



## **USB ULPI Timing Characteristics**

#### Table 63: USB 2.0 Transceiver Macrocell Interface Plus (UTMI+) Low Pin Interface (ULPI) Timing Requirements for Arria 10 Devices—Preliminary

| Symbol           | Description                                      | Min | Тур    | Max | Unit |
|------------------|--------------------------------------------------|-----|--------|-----|------|
| T <sub>clk</sub> | USB_CLK clock period                             |     | 16.667 |     | ns   |
| T <sub>d</sub>   | Clock to USB_STP/USB_DATA[7:0] output delay      | 1.5 |        | 8   | ns   |
| T <sub>su</sub>  | Setup time for USB_DIR/USB_NXT/USB_<br>DATA[7:0] | 2   |        |     | ns   |
| T <sub>h</sub>   | Hold time for USB_DIR/USB_NXT/USB_<br>DATA[7:0]  | 1   |        |     | ns   |



#### Figure 13: USB ULPI Timing Diagram

68



# Ethernet Media Access Controller (EMAC) Timing Characteristics

## Table 64: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria 10 Devices—Preliminary

| Symbol                        | Description                            | Min  | Тур | Max | Unit |
|-------------------------------|----------------------------------------|------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    |      | 8   |     | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    |      | 40  |     | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    |      | 400 |     | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45   | 50  | 55  | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.5 |     | 0.5 | ns   |

#### Figure 14: RGMII TX Timing Diagram





#### Table 65: RGMII RX Timing Requirements for Arria 10 Devices—Preliminary

| Symbol                        | Description            | Min | Тур | Max | Unit |
|-------------------------------|------------------------|-----|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period    | _   | 8   | —   | ns   |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period    |     | 40  |     | ns   |
| T <sub>clk</sub> (10Base-T)   | RX_CLK clock period    |     | 400 | —   | ns   |
| T <sub>su</sub>               | RX_D/RX_CTL setup time | 1   | _   | —   | ns   |
| T <sub>h</sub>                | RX_D/RX_CTL hold time  | 2.5 |     | _   | ns   |

## Figure 15: RGMII RX Timing Diagram



## Table 66: Reduced Media Independent Interface (RMII) Clock Timing Requirements for Arria 10 Devices—Preliminary

| Symbol                       | Description                             | Min | Тур | Мах | Unit |
|------------------------------|-----------------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> (100Base-T) | TX_CLK clock period                     | —   | 20  | _   | ns   |
| T <sub>clk</sub> (10Base-T)  | TX_CLK clock period                     | —   | 20  | _   | ns   |
| T <sub>dutycycle</sub>       | Clock duty cycle, internal clock source | 45  | 50  | 55  | %    |
| T <sub>dutycycle</sub>       | Clock duty cycle, external clock source | 35  | 50  | 65  | %    |



#### Table 67: RMII TX Timing Requirements for Arria 10 Devices—Preliminary

| Symbol         | Description                            | Min  | Тур | Мах | Unit |
|----------------|----------------------------------------|------|-----|-----|------|
| T <sub>d</sub> | TX_CLK to TXD/TX_CTL output data delay | 0.45 | —   | 4   | ns   |

#### Table 68: RMII RX Timing Requirements for Arria 10 Devices—Preliminary

| Symbol          | Description            | Min | Тур | Max | Unit |
|-----------------|------------------------|-----|-----|-----|------|
| T <sub>su</sub> | RX_D/RX_CTL setup time | 1   | _   | —   | ns   |
| T <sub>h</sub>  | RX_D/RX_CTL hold time  | 0.4 | _   | —   | ns   |

# Table 69: Management Data Input/Output (MDIO) Timing Requirements for Arria 10 Devices—Preliminary

| Symbol           | Description                   | Min  | Тур | Max | Unit |
|------------------|-------------------------------|------|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              | _    | 400 | —   | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay | 10.2 |     | 20  | ns   |
| T <sub>su</sub>  | Setup time for MDIO data      | 10   |     | _   | ns   |
| T <sub>h</sub>   | Hold time for MDIO data       | 10   |     |     | ns   |

## Figure 16: MDIO Timing Diagram





# I<sup>2</sup>C Timing Characteristics

## Table 70: I<sup>2</sup>C Timing Requirements for Arria 10 Devices—Preliminary

| Symbol                                            | Description                                       | Standard Mode |      | Fast Mode                                                                                |     | Unit |
|---------------------------------------------------|---------------------------------------------------|---------------|------|------------------------------------------------------------------------------------------|-----|------|
|                                                   |                                                   | Min           | Мах  | Min                                                                                      | Мах | Onit |
| T <sub>clk</sub>                                  | Serial clock (SCL) clock period                   | 10            | _    | 2.5                                                                                      | _   | μs   |
| t <sub>HIGH</sub>                                 | SCL high period                                   | 4             | _    | 0.6                                                                                      | _   | μs   |
| t <sub>LOW</sub>                                  | SCL low period                                    | 4.7           |      | 1.3                                                                                      |     | μs   |
| t <sub>SU;DAT</sub>                               | Setup time for serial data line (SDA) data to SCL | 0.25          | _    | 0.1                                                                                      | _   | μs   |
| t <sub>HD;DAT</sub> <sup>(89)</sup>               | Hold time for SCL to SDA data                     | 0             | 3.15 | 0                                                                                        | 0.6 | μs   |
| t <sub>VD;DAT</sub><br>and<br>t <sub>VD;ACK</sub> | SCL to SDA output data delay                      | _             | 3.45 | _                                                                                        | 0.9 | μs   |
| t <sub>SU;STA</sub>                               | Setup time for a repeated start condition         | 4.7           |      | 0.6                                                                                      | _   | μs   |
| t <sub>HD;STA</sub>                               | Hold time for a repeated start condition          | 4             |      | 0.6                                                                                      | _   | μs   |
| t <sub>SU;STO</sub>                               | Setup time for a stop condition                   | 4             |      | 0.6                                                                                      | _   | μs   |
| t <sub>BUF</sub>                                  | SDA high pulse duration between STOP and START    | 4.7           |      | 1.3                                                                                      |     | μs   |
| t <sub>r</sub>                                    | SCL rise time                                     | _             | 1000 | 20                                                                                       | 300 | ns   |
| t <sub>f</sub>                                    | SCL fall time                                     |               | 300  | $\begin{array}{c} 20 \times (\mathrm{V}_{\mathrm{dd}} \ / \\ 5.5) \ ^{(90)} \end{array}$ | 300 | ns   |
| t <sub>r</sub>                                    | SDA rise time                                     | _             | 1000 | 20                                                                                       | 300 | ns   |
| t <sub>f</sub>                                    | SDA fall time                                     | —             | 300  | 20 × (V <sub>dd</sub> / 5.5) <sup>(90)</sup>                                             | 300 | ns   |

<sup>&</sup>lt;sup>(89)</sup> You must enable an internal delay in the embedded software. The delay is programmable using the ic\_sda\_hold register in the I<sup>2</sup>C controller. <sup>(90)</sup>  $V_{dd}$  is the I<sup>2</sup>C bus voltage.



## Figure 17: I<sup>2</sup>C Timing Diagram





## NAND Timing Characteristics

#### Table 71: NAND ONFI 1.0 Timing Requirements for Arria 10 Devices—Preliminary

| Symbol                           | Description                                     | Min | Мах | Unit |
|----------------------------------|-------------------------------------------------|-----|-----|------|
| t <sub>WP</sub> <sup>(91)</sup>  | Write enable pulse width                        | 10  | —   | ns   |
| t <sub>WH</sub> <sup>(91)</sup>  | Write enable hold time                          | 7   |     | ns   |
| t <sub>RP</sub> <sup>(91)</sup>  | Read enable pulse width                         | 10  | _   | ns   |
| t <sub>REH</sub> <sup>(91)</sup> | Read enable hold time                           | 7   | _   | ns   |
| t <sub>CLS</sub> <sup>(91)</sup> | Command latch enable to write enable setup time | 10  |     | ns   |
| t <sub>CLH</sub> <sup>(91)</sup> | Command latch enable to write enable hold time  | 5   | _   | ns   |
| t <sub>CS</sub> <sup>(91)</sup>  | Chip enable to write enable setup time          | 15  |     | ns   |
| t <sub>CH</sub> <sup>(91)</sup>  | Chip enable to write enable hold time           | 5   | _   | ns   |
| t <sub>ALS</sub> <sup>(91)</sup> | Address latch enable to write enable setup time | 10  |     | ns   |
| $t_{ALH}^{(91)}$                 | Address latch enable to write enable hold time  | 5   | _   | ns   |
| $t_{\rm DS}^{(91)}$              | Data to write enable setup time                 | 7   | _   | ns   |
| t <sub>DH</sub> <sup>(91)</sup>  | Data to write enable hold time                  | 5   |     | ns   |
| t <sub>CEA</sub>                 | Chip enable to data access time                 | —   | 100 | ns   |
| t <sub>REA</sub>                 | Read enable to data access time                 |     | 40  | ns   |
| t <sub>RHZ</sub>                 | Read enable to data high impedance              | _   | 200 | ns   |
| t <sub>RR</sub>                  | Ready to read enable low                        | 20  |     | ns   |
| t <sub>WB</sub> <sup>(91)</sup>  | Write enable high to R/B low                    | _   | 200 | ns   |

<sup>(91)</sup> This timing is software programmable.

Arria 10 Device Datasheet





## Figure 18: NAND Command Latch Timing Diagram







## Figure 19: NAND Address Latch Timing Diagram







## Figure 20: NAND Data Output Cycle Timing Diagram



## Figure 21: NAND Data Input Cycle Timing Diagram



**Altera Corporation** 

Arria 10 Device Datasheet







Arria 10 Device Datasheet

**Altera Corporation** 



## Figure 23: NAND Read Status Timing Diagram







## Figure 24: NAND Read Status Enhanced Timing Diagram



## **Trace Timing Characteristics**

#### Table 72: Trace Timing Requirements for Arria 10 Devices—Preliminary

| Symbol                 | Description                    | Min  | Тур | Max | Unit |
|------------------------|--------------------------------|------|-----|-----|------|
| T <sub>clk</sub>       | CLK clock period               | 5    | —   | —   | ns   |
| T <sub>dutycycle</sub> | CLK maximum duty cycle         | 45   | 50  | 55  | %    |
| T <sub>d</sub>         | CLK to D0-D3 output data delay | -0.5 | —   | 1   | ns   |



#### Figure 25: Trace Timing Diagram



#### **GPIO Interface**

The general-purpose I/O (GPIO) interface has debounce circuitry included to remove signal glitches. The debounce clock frequency ranges from 125 Hz to 32 kHz. The minimum pulse width is 2 debounce clock cycles and the minimum detectable GPIO pulse width is 62.5 us (at 32 kHz). Any pulses shorter than 2 debounce clock cycles are filtered by the GPIO peripheral.

# **Configuration Specifications**

This section provides configuration specifications and timing for Arria 10 devices.

# **POR Specifications**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.

#### Table 73: Fast and Standard POR Delay Specification for Arria 10 Devices—Preliminary

| POR Delay | Minimum | Maximum | Unit |
|-----------|---------|---------|------|
| Fast      | 4       | 12 (92) | ms   |
| Standard  | 100     | 300     | ms   |



<sup>&</sup>lt;sup>(92)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.

#### **MSEL Pin Settings**

Provides more information about POR delay based on MSEL pin settings for each configuration scheme.

# **JTAG Configuration Timing**

#### Table 74: JTAG Timing Parameters and Values for Arria 10 Devices—Preliminary

| Symbol                  | Description                              | Min                            | Мах | Unit |
|-------------------------|------------------------------------------|--------------------------------|-----|------|
| t <sub>JCP</sub>        | тск clock period                         | <b>30,</b> 167 <sup>(93)</sup> | _   | ns   |
| t <sub>JCH</sub>        | тск clock high time                      | 14                             |     | ns   |
| t <sub>JCL</sub>        | тск clock low time                       | 14                             |     | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2                              |     | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3                              |     | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5                              | —   | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                | —                              | 11  | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |                                | 14  | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance |                                | 14  | ns   |

# **FPP Configuration Timing**

## DCLK-to-DATA[] Ratio (r) for FPP Configuration

Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP  $\times 16$  where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps.

Arria 10 Device Datasheet



 $<sup>^{(93)}</sup>$  The minimum TCK clock period is 167 ns if V<sub>CCBAT</sub> is within the range 1.2 V – 1.5 V when you perform the volatile key programming.

#### Table 75: DCLK-to-DATA[] Ratio for Arria 10 Devices—Preliminary

| <b>V</b> (1)                      | • • • • • • •           | ·· · · · · · · · · · ·    |
|-----------------------------------|-------------------------|---------------------------|
| You cannot turn on encryption and | compression at the same | time for Arria 10 devices |
| rou cumot cum on eneryption una   | compression at the same |                           |

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) |
|----------------------|------------|-------------|--------------------------|
|                      | Off        | Off         | 1                        |
| FPP (8-bit wide)     | On         | Off         | 1                        |
|                      | Off        | On          | 2                        |
|                      | Off        | Off         | 1                        |
| FPP (16-bit wide)    | On         | Off         | 2                        |
|                      | Off        | On          | 4                        |
|                      | Off        | Off         | 1                        |
| FPP (32-bit wide)    | On         | Off         | 4                        |
|                      | Off        | On          | 8                        |

## FPP Configuration Timing when DCLK-to-DATA[] = 1

Note: When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8, FPP ×16, and FPP ×32. For the respective DCLK-to-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Arria 10 Devices table.

#### Table 76: FPP Timing Parameters When the DCLK-to-DATA[] Ratio is 1 for Arria 10 Devices—Preliminary

| TT (1 (* *       | · 1             | .1 1         | · 11          | 1 • •           |               | 1. 1.1 1      |
|------------------|-----------------|--------------|---------------|-----------------|---------------|---------------|
| Use these timing | parameters when | the decompre | ession and d  | lesign securi   | tv features a | re disabled   |
| e de mede mining | parameters when | the decompte | oololl alla a | teorgii beedarr | ij ičučulos u | i e albabiea. |

| Symbol              | Parameter                    | Minimum | Maximum    | Unit |
|---------------------|------------------------------|---------|------------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | —       | 600        | ns   |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low   |         | 600        | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       |            | μs   |
| t <sub>STATUS</sub> | nSTATUS low pulse width      | 268     | 3,000 (94) | μs   |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high |         | 3,000 (95) | μs   |

<sup>&</sup>lt;sup>(94)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.



| Symbol                             | Parameter                                         | Minimum                                          | Maximum | Unit |
|------------------------------------|---------------------------------------------------|--------------------------------------------------|---------|------|
| t <sub>CF2CK</sub> <sup>(96)</sup> | nCONFIG high to first rising edge on DCLK         | 3,010                                            | —       | μs   |
| t <sub>ST2CK</sub> <sup>(96)</sup> | nSTATUS high to first rising edge of DCLK         | 10                                               | _       | μs   |
| t <sub>DSU</sub>                   | DATA[] setup time before rising edge on DCLK      | 5.5                                              | _       | ns   |
| t <sub>DH</sub>                    | DATA[] hold time after rising edge on DCLK        | 0                                                | _       | ns   |
| t <sub>CH</sub>                    | DCLK high time                                    | $0.45 	imes 1/f_{MAX}$                           | _       | S    |
| t <sub>CL</sub>                    | DCLK low time                                     | $0.45 	imes 1/f_{MAX}$                           | _       | S    |
| t <sub>CLK</sub>                   | DCLK period                                       | 1/f <sub>MAX</sub>                               | _       | S    |
| f <sub>MAX</sub>                   | DCLK frequency (FPP ×8/×16/×32)                   | —                                                | 100     | MHz  |
| t <sub>CD2UM</sub>                 | CONF_DONE high to user mode <sup>(97)</sup>       | 175                                              | 830     | μs   |
| t <sub>CD2CU</sub>                 | CONF_DONE high to CLKUSR enabled                  | 4 × maximum DCLK<br>period                       | _       | _    |
| t <sub>CD2UMC</sub>                | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(600 × clkusr<br>period) | _       | _    |

**FPP Configuration Timing** 

Provides the FPP configuration timing waveforms.

Arria 10 Device Datasheet

**Altera Corporation** 

83



<sup>&</sup>lt;sup>(95)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

<sup>&</sup>lt;sup>(96)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

<sup>&</sup>lt;sup>(97)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

## FPP Configuration Timing when DCLK-to-DATA[] >1

#### Table 77: FPP Timing Parameters When the DCLK-to-DATA[] Ratio is >1 for Arria 10 Devices—Preliminary

Use these timing parameters when you use the decompression and design security features.

| Symbol                             | Parameter                                    | Minimum                  | Maximum    | Unit |
|------------------------------------|----------------------------------------------|--------------------------|------------|------|
| t <sub>CF2CD</sub>                 | nconfig low to conf_done low                 | —                        | 600        | ns   |
| t <sub>CF2ST0</sub>                | nconfig low to nstatus low                   | _                        | 600        | ns   |
| t <sub>CFG</sub>                   | nCONFIG low pulse width                      | 2                        | _          | μs   |
| t <sub>STATUS</sub>                | nSTATUS low pulse width                      | 268                      | 3,000 (98) | μs   |
| t <sub>CF2ST1</sub>                | nCONFIG high to nSTATUS high                 |                          | 3,000 (98) | μs   |
| t <sub>CF2CK</sub> <sup>(99)</sup> | nCONFIG high to first rising edge on DCLK    | 3,010                    | _          | μs   |
| t <sub>ST2CK</sub> <sup>(99)</sup> | nSTATUS high to first rising edge of DCLK    | 10                       |            | μs   |
| t <sub>DSU</sub>                   | DATA[] setup time before rising edge on DCLK | 5.5                      | _          | ns   |
| t <sub>DH</sub>                    | DATA[] hold time after rising edge on DCLK   | $N-1/f_{\rm DCLK}$ (100) |            | S    |
| t <sub>CH</sub>                    | DCLK high time                               | $0.45 	imes 1/f_{MAX}$   |            | S    |
| t <sub>CL</sub>                    | DCLK low time                                | $0.45 	imes 1/f_{MAX}$   | _          | S    |
| t <sub>CLK</sub>                   | DCLK period                                  | 1/f <sub>MAX</sub>       | _          | S    |
| f <sub>MAX</sub>                   | DCLK frequency (FPP ×8/×16/×32)              | _                        | 100        | MHz  |
| t <sub>R</sub>                     | Input rise time                              |                          | 40         | ns   |
| t <sub>F</sub>                     | Input fall time                              | _                        | 40         | ns   |
| t <sub>CD2UM</sub>                 | CONF_DONE high to user mode (101)            | 175                      | 830        | μs   |





<sup>&</sup>lt;sup>(98)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>&</sup>lt;sup>(99)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

<sup>(100)</sup> N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.

<sup>&</sup>lt;sup>(101)</sup> The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.

| Symbol              | Parameter                                         | Minimum                                          | Maximum | Unit |
|---------------------|---------------------------------------------------|--------------------------------------------------|---------|------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | 4 × maximum DCLK<br>period                       | _       | _    |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(600 × CLKUSR<br>period) | —       | _    |

**FPP Configuration Timing** 

Provides the FPP configuration timing waveforms.

# **AS Configuration Timing**

#### Table 78: AS Timing Parameters for AS ×1 and AS ×4 Configurations in Arria 10 Devices—Preliminary

The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

The t<sub>CF2CD</sub>, t<sub>CF2ST0</sub>, t<sub>CFG</sub>, t<sub>STATUS</sub>, and t<sub>CF2ST1</sub> timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria 10 Devices table.

| Symbol              | Parameter                                         | Minimum                                       | Maximum | Unit |
|---------------------|---------------------------------------------------|-----------------------------------------------|---------|------|
| t <sub>CO</sub>     | DCLK falling edge to AS_DATA0/ASDO output         | _                                             | 4       | ns   |
| t <sub>SU</sub>     | Data setup time before falling edge on DCLK       | 1                                             |         | ns   |
| t <sub>DH</sub>     | Data hold time after falling edge on DCLK         | 1.5                                           |         | ns   |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                       | 175                                           | 830     | μs   |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period         | _       | _    |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (600 ×<br>CLKUSR period) | _       | _    |

#### **Related Information**

• PS Configuration Timing on page 86



• AS Configuration Timing Provides the AS configuration timing waveform.

# DCLK Frequency Specification in the AS Configuration Scheme

### Table 79: DCLK Frequency Specification in the AS Configuration Scheme—Preliminary

This table lists the internal clock frequency specification for the AS configuration scheme.

The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source.

The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

You can only set 12.5, 25, 50, and 100 MHz in the Quartus Prime software.

| Parameter                                 | Minimum | Typical | Maximum | Unit |
|-------------------------------------------|---------|---------|---------|------|
| DCLK frequency in AS configuration scheme | 5.3     | 7.9     | 12.5    | MHz  |
|                                           | 10.6    | 15.7    | 25.0    | MHz  |
|                                           | 21.3    | 31.4    | 50.0    | MHz  |
|                                           | 42.6    | 62.9    | 100.0   | MHz  |

# PS Configuration Timing

## Table 80: PS Timing Parameters for Arria 10 Devices—Preliminary

| Symbol              | Parameter                    | Minimum | Maximum     | Unit |
|---------------------|------------------------------|---------|-------------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600         | ns   |
| t <sub>CF2ST0</sub> | nconfig low to istatus low   |         | 600         | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       |             | μs   |
| t <sub>STATUS</sub> | nSTATUS low pulse width      | 268     | 3,000 (102) | μs   |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high |         | 3,000 (103) | μs   |

<sup>(102)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>(103)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

86





| Symbol                              | Parameter                                         | Minimum                                       | Maximum | Unit |
|-------------------------------------|---------------------------------------------------|-----------------------------------------------|---------|------|
| t <sub>CF2CK</sub> (104)            | nCONFIG high to first rising edge on DCLK         | 3,010                                         | —       | μs   |
| t <sub>ST2CK</sub> <sup>(104)</sup> | nSTATUS high to first rising edge of DCLK         | 10                                            | _       | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK      | 5.5                                           | _       | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK        | 0                                             | —       | ns   |
| t <sub>CH</sub>                     | DCLK high time                                    | $0.45 	imes 1/f_{MAX}$                        | —       | S    |
| t <sub>CL</sub>                     | DCLK low time                                     | $0.45\times 1/f_{\rm MAX}$                    | —       | S    |
| t <sub>CLK</sub>                    | DCLK period                                       | $1/f_{MAX}$                                   | —       | S    |
| f <sub>MAX</sub>                    | DCLK frequency                                    | _                                             | 125     | MHz  |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode (105)                 | 175                                           | 830     | μs   |
| t <sub>CD2CU</sub>                  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period         | _       | _    |
| t <sub>CD2UMC</sub>                 | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (600 ×<br>CLKUSR period) | —       | _    |

#### **PS Configuration Timing**

Provides the PS configuration timing waveform.

## Initialization

#### Table 81: Initialization Clock Source Option and the Maximum Frequency for Arria 10 Devices—Preliminary

| Initialization Clock Source  | Configuration Scheme | Maximum Frequency (MHz) | Minimum Number of Clock Cycles |
|------------------------------|----------------------|-------------------------|--------------------------------|
| Internal Oscillator          | AS, PS, and FPP      | 12.5                    | 600                            |
| CLKUSR <sup>(106)(107)</sup> | AS, PS, and FPP      | 100                     |                                |

<sup>&</sup>lt;sup>(104)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.



<sup>&</sup>lt;sup>(105)</sup> The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

# **Configuration Files**

There are two types of configuration bit stream formats for different configuration schemes:

- PS and FPP—Raw Binary File (.rbf)
- AS—Raw Programming Data File (.rpd)

The **.rpd** file size follows the Altera configuration devices capacity. However, the actual configuration bit stream size for **.rpd** file is the same as **.rbf** file.

## Table 82: Configuration Bit Stream Sizes for Arria 10 Devices—Preliminary

Use this table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Quartus Prime software. However, for a specific version of the Quartus Prime software, any design targeted for the same device has the same uncompressed configuration file size.

| Variant     | Product Line | Uncompressed Configuration<br>Bit Stream Size (bits) | IOCSR .rbf Size (bits) | Recommended EPCQ-L Serial Configuration<br>Device |
|-------------|--------------|------------------------------------------------------|------------------------|---------------------------------------------------|
|             | GX 016       | 81,923,582                                           | 1,356,716              | EPCQ-L256 or higher density                       |
|             | GX 022       | 81,923,582                                           | 1,356,716              | EPCQ-L256 or higher density                       |
|             | GX 027       | 122,591,622                                          | 1,360,284              | EPCQ-L256 or higher density                       |
|             | GX 032       | 122,591,622                                          | 1,360,284              | EPCQ-L256 or higher density                       |
| Arria 10 GX | GX 048       | 177,341,246                                          | 1,454,656              | EPCQ-L256 or higher density                       |
|             | GX 057       | 252,831,072                                          | 1,549,028              | EPCQ-L256 or higher density                       |
|             | GX 066       | 252,831,072                                          | 1,549,028              | EPCQ-L256 or higher density                       |
|             | GX 900       | 351,292,512                                          | 1,885,396              | EPCQ-L512 or higher density                       |
|             | GX 1150      | 351,292,512                                          | 1,885,396              | EPCQ-L512 or higher density                       |



<sup>&</sup>lt;sup>(106)</sup> To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Quartus Prime software from the **General** panel of the **Device and Pin Options** dialog box.

<sup>&</sup>lt;sup>(107)</sup> If you use the CLKUSR pin for AS and transceiver calibration simultaneously, the only allowed frequency is 100 MHz.

A10-DATASHEET 2015.12.31

| Variant     | Product Line | Uncompressed Configuration<br>Bit Stream Size (bits) | IOCSR .rbf Size (bits) | Recommended EPCQ-L Serial Configuration<br>Device |
|-------------|--------------|------------------------------------------------------|------------------------|---------------------------------------------------|
| Arria 10 GT | GT 900       | 351,292,512                                          | 1,885,396              | EPCQ-L512 or higher density                       |
| Allia IU GI | GT 1150      | 351,292,512                                          | 1,885,396              | EPCQ-L512 or higher density                       |
|             | SX 016       | 81,923,582                                           | 1,356,716              | EPCQ-L256 or higher density                       |
|             | SX 022       | 81,923,582                                           | 1,356,716              | EPCQ-L256 or higher density                       |
|             | SX 027       | 122,591,622                                          | 1,360,284              | EPCQ-L256 or higher density                       |
| Arria 10 SX | SX 032       | 122,591,622                                          | 1,360,284              | EPCQ-L256 or higher density                       |
|             | SX 048       | 177,341,246                                          | 1,454,656              | EPCQ-L256 or higher density                       |
|             | SX 057       | 252,831,072                                          | 1,549,028              | EPCQ-L256 or higher density                       |
|             | SX 066       | 252,831,072                                          | 1,549,028              | EPCQ-L256 or higher density                       |





# Minimum Configuration Time Estimation

#### Table 83: Minimum Configuration Time Estimation for Arria 10 Devices—Preliminary

|             |              | Active Serial <sup>(108)</sup> |            |                                    | Fast Passive Parallel <sup>(109)</sup> |            |                                    |
|-------------|--------------|--------------------------------|------------|------------------------------------|----------------------------------------|------------|------------------------------------|
| Variant     | Product Line | Width                          | DCLK (MHz) | Minimum Configuration<br>Time (ms) | Width                                  | DCLK (MHz) | Minimum Configuration Time<br>(ms) |
|             | GX 016       | 4                              | 100        | 204.81                             | 32                                     | 100        | 25.60                              |
|             | GX 022       | 4                              | 100        | 204.81                             | 32                                     | 100        | 25.60                              |
|             | GX 027       | 4                              | 100        | 306.48                             | 32                                     | 100        | 38.31                              |
|             | GX 032       | 4                              | 100        | 306.48                             | 32                                     | 100        | 38.31                              |
| Arria 10 GX | GX 048       | 4                              | 100        | 443.35                             | 32                                     | 100        | 55.42                              |
|             | GX 057       | 4                              | 100        | 632.08                             | 32                                     | 100        | 79.01                              |
|             | GX 066       | 4                              | 100        | 632.08                             | 32                                     | 100        | 79.01                              |
|             | GX 900       | 4                              | 100        | 883.20                             | 32                                     | 100        | 110.40                             |
|             | GX 1150      | 4                              | 100        | 883.20                             | 32                                     | 100        | 110.40                             |
| Arria 10 GT | GT 900       | 4                              | 100        | 883.20                             | 32                                     | 100        | 110.40                             |
| 71110 10 01 | GT 1150      | 4                              | 100        | 883.20                             | 32                                     | 100        | 110.40                             |



<sup>(108)</sup> The minimum configuration time is calculated based on DCLK frequency of 100 MHz. Only external CLKUSR may guarantee the frequency accuracy of 100 MHz. If you use internal oscillator of 100 MHz, you may not get the actual frequency of 100 MHz. For the DCLK frequency using internal oscillator, refer to the DCLK Frequency Specification in the AS Configuration Scheme table.

|              |              |       | Active Serial <sup>(108)</sup> |                                    |       | Fast Passive Parallel <sup>(109)</sup> |                                    |  |
|--------------|--------------|-------|--------------------------------|------------------------------------|-------|----------------------------------------|------------------------------------|--|
| Variant Proc | Product Line | Width | DCLK (MHz)                     | Minimum Configuration<br>Time (ms) | Width | DCLK (MHz)                             | Minimum Configuration Time<br>(ms) |  |
|              | SX 016       | 4     | 100                            | 204.81                             | 32    | 100                                    | 25.60                              |  |
|              | SX 022       | 4     | 100                            | 204.81                             | 32    | 100                                    | 25.60                              |  |
|              | SX 027       | 4     | 100                            | 306.48                             | 32    | 100                                    | 38.31                              |  |
| Arria 10 SX  | SX 032       | 4     | 100                            | 306.48                             | 32    | 100                                    | 38.31                              |  |
|              | SX 048       | 4     | 100                            | 443.35                             | 32    | 100                                    | 55.42                              |  |
|              | SX 057       | 4     | 100                            | 632.08                             | 32    | 100                                    | 79.01                              |  |
|              | SX 066       | 4     | 100                            | 632.08                             | 32    | 100                                    | 79.01                              |  |

- Configuration Files on page 88
- **DCLK Frequency Specification in the AS Configuration Scheme** on page 86 Provides the DCLK frequency using internal oscillator.

## **Remote System Upgrades**

#### Table 84: Remote System Upgrade Circuitry Timing Specifications for Arria 10 Devices—Preliminary

| Parameter                                | Minimum | Maximum | Unit |
|------------------------------------------|---------|---------|------|
| f <sub>MAX_RU_CLK</sub> <sup>(110)</sup> | _       | 40      | MHz  |

<sup>&</sup>lt;sup>(108)</sup> The minimum configuration time is calculated based on DCLK frequency of 100 MHz. Only external CLKUSR may guarantee the frequency accuracy of 100 MHz. If you use internal oscillator of 100 MHz, you may not get the actual frequency of 100 MHz. For the DCLK frequency using internal oscillator, refer to the DCLK Frequency Specification in the AS Configuration Scheme table.



<sup>&</sup>lt;sup>(109)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

<sup>&</sup>lt;sup>(109)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

<sup>&</sup>lt;sup>(110)</sup> This clock is user-supplied to the remote system upgrade circuitry. If you are using the ALTREMOTE\_UPDATE megafunction IP core, the clock user-supplied to the ALTREMOTE\_UPDATE IP core must meet this specification.

| Parameter                                 | Minimum | Maximum | Unit |
|-------------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(111)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(112)</sup> | 250     | —       | ns   |

- **Remote System Upgrade State Machine** Provides more information about configuration reset (RU\_CONFIG) signal.
- User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal.

# User Watchdog Internal Circuitry Timing Specifications

#### Table 85: User Watchdog Internal Oscillator Frequency Specifications for Arria 10 Devices—Preliminary

| Parameter                                   | Minimum | Typical | Maximum | Unit |
|---------------------------------------------|---------|---------|---------|------|
| User watchdog internal oscillator frequency | 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus Prime Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.

The Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

#### **Related Information**

#### Arria 10 I/O Timing Spreadsheet

Provides the Arria 10 Excel-based I/O timing spreadsheet.



<sup>&</sup>lt;sup>(111)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

<sup>&</sup>lt;sup>(112)</sup> This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

# Programmable IOE Delay

#### Table 86: IOE Programmable Delay for Arria 10 Devices—Preliminary

For the exact values for each setting, use the latest version of the Quartus Prime software.

| Parameter <sup>(113)</sup>                            | Available<br>Settings | Minimum                 | Fast Model |            | Slow Model |       |       |       | Unit  |      |
|-------------------------------------------------------|-----------------------|-------------------------|------------|------------|------------|-------|-------|-------|-------|------|
|                                                       |                       | Offset <sup>(114)</sup> | Extended   | Industrial | -I1L       | -l2S  | –I3S  | –E2S  | –E3S  | onic |
| Input Delay<br>Chain Setting<br>(IO_IN_DLY_<br>CHN)   | 64                    | 0                       | 1.829      | 1.820      | 4.128      | 4.764 | 5.485 | 4.764 | 5.485 | ns   |
| Output Delay<br>Chain Setting<br>(IO_OUT_<br>DLY_CHN) | 16                    | 0                       | 0.433      | 0.430      | 0.990      | 1.145 | 1.326 | 1.145 | 1.326 | ns   |

Arria 10 Device Datasheet



<sup>&</sup>lt;sup>(113)</sup> You can set this value in the Quartus Prime software by selecting Input Delay Chain Setting or Output Delay Chain Setting in the Assignment Name column.

<sup>&</sup>lt;sup>(114)</sup> Minimum offset does not include the intrinsic delay.

#### Glossary

# Glossary

## Table 87: Glossary





| Term                       | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f <sub>hsdrdpa</sub>       | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.                                                                                                                                                                                                                                                                                                                                             |
| J                          | High-speed I/O block—Deserialization factor (width of parallel data bus).                                                                                                                                                                                                                                                                                                                                                                     |
| JTAG Timing Specifications | JTAG Timing Specifications:<br>TMS $\downarrow$                                                                                                                                                                                                                                                                          |
| Preliminary                | Some tables show the designation as "Preliminary". Preliminary characteristics are created using simulation results, process data, and other known parameters.<br>Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no preliminary designations on finalized tables. |
| R <sub>L</sub>             | Receiver differential input discrete resistor (external to the Arria 10 device).                                                                                                                                                                                                                                                                                                                                                              |
| Sampling window (SW)       | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly.<br>The setup and hold times determine the ideal strobe position in the sampling window, as shown:                                                                                                                                                                                                                                     |
|                            | 0.5 x TCCS RSKM Sampling Window RSKM 0.5 x TCCS (SW)                                                                                                                                                                                                                                                                                                                                                                                          |

| Term                                            | Definition                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single-ended voltage referenced I/O<br>standard | The JEDEC standard for the SSTL and HSTL I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. |
|                                                 | The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing.                                                                                                                                                                                                               |
|                                                 | Single-Ended Voltage Referenced I/O Standard                                                                                                                                                                                                                                                                                                                                                                         |
| t <sub>C</sub>                                  | $\frac{V_{GQQ}}{V_{OH}}$ $\frac{V_{REF}}{V_{IL(AC)}}$ $\frac{V_{REF}}{V_{IL(AC)}}$ High-speed receiver/transmitter input and output clock period.                                                                                                                                                                                                                                                                    |
| TCCS (channel-to-channel-skew)                  | The timing difference between the fastest and slowest output edges, including the $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table).                                                                                                                                              |
| t <sub>DUTY</sub>                               | High-speed I/O block—Duty cycle on high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                              |
| t <sub>FALL</sub>                               | Signal high-to-low transition time (80–20%)                                                                                                                                                                                                                                                                                                                                                                          |
| t <sub>INCCJ</sub>                              | Cycle-to-cycle jitter tolerance on the PLL clock input                                                                                                                                                                                                                                                                                                                                                               |
| t <sub>outpj_io</sub>                           | Period jitter on the GPIO driven by a PLL                                                                                                                                                                                                                                                                                                                                                                            |
| t <sub>outpj_dc</sub>                           | Period jitter on the dedicated clock output driven by a PLL                                                                                                                                                                                                                                                                                                                                                          |
| t <sub>RISE</sub>                               | Signal low-to-high transition time (20–80%)                                                                                                                                                                                                                                                                                                                                                                          |
| Timing Unit Interval (TUI)                      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_C/w)$ .                                                                                                                                                                                                                                         |



| Term                 | Definition                                                                                                                                                       |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CM(DC)</sub>  | DC Common mode input voltage.                                                                                                                                    |
| V <sub>ICM</sub>     | Input Common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
| V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
| V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
| V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
| V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
| V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |
| V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |
| V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
| V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |
| V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |
| V <sub>OCM</sub>     | Output Common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
| V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
| V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |
| V <sub>IX</sub>      | Input differential cross point voltage                                                                                                                           |
| V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |
| W                    | High-speed I/O block—Clock Boost Factor                                                                                                                          |



# **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2015 | 2015.12.31 | <ul> <li>Updated M20K block specifications for "True dual port, all supported widths" and "ROM, all supported widths" in the Memory Clock Performance Specifications (V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V Typical Value) table.</li> <li>Updated maximum resolution from 8 bit 6 bit and added minimum clock frequency of 0.1 MHz in Internal Voltage Sensor Specifications for Arria 10 Devices table.</li> <li>Updated the sinusoidal jitter from 0.35 UI to 0.28 UI in LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| December 2015 | 2015.12.18 | <ul> <li>Changed the minimum specifications in the "Transceiver Power Supply Operating Conditions for Arria 10 GT Devices" table.</li> <li>Changed conditions in the "Transmitter and Receiver Data Rate Performance" table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| November 2015 | 2015.11.02 | <ul> <li>Added power option V which is supported with the SmartVID feature (lowest static power).</li> <li>Added note for SmartVID in Recommended Operating Conditions for Arria 10 Devices table. Note:<br/>SmartVID is supported in devices with -2V and -3V speed grades only.</li> <li>Removed 20-Ω R<sub>T</sub> in OCT Calibration Accuracy Specifications for Arria 10 Devices table.</li> <li>Updated specifications in OCT Without Calibration Resistance Tolerance Specifications for Arria 10 Devices table.</li> <li>Updated the note for Value column in the Internal Weak Pull-Up Resistor Values for Arria 10 Devices table.</li> <li>Updated fractional PLL specifications: <ul> <li>Updated f<sub>IN</sub> minimum from 50 MHz to 30 MHz and maximum from 1000 MHz to 800 MHz for all speed grades.</li> <li>Updated f<sub>INPFD</sub> minimum from 50 MHz to 30 MHz and maximum from 325 MHz to 700 MHz.</li> <li>Updated f<sub>VCO</sub> minimum from 50 MHz to 30 MHz and maximum from 6.25 GHz to 7.05 GHz.</li> <li>Updated t<sub>EINDUTY</sub> minimum from 40% to 45% and maximum from 60% to 55%.</li> <li>Removed the conditions for f<sub>DUCONFIGCLK</sub>, t<sub>LOCK</sub>, and t<sub>ARESET</sub>.</li> </ul> </li> </ul> |





| Date | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |         | <ul> <li>Added -E2V, -I2V, -E3V, and -I3V speed grades in DSP Block Performance Specifications for Arria 10 Devices (V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V Typical Value) table.</li> <li>Updated Memory Block Performance Specifications for Arria 10 Devices table for V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V typical value. Added memory block performance specifications for V<sub>CC</sub> and V<sub>CCP</sub> at 0.95 V typical value.</li> <li>Removed the "Minimum Resolution with no Missing Codes" column in Internal Temperature Sensing Diode Specifications for Arria 10 Devices table.</li> <li>Added a link in the Internal Temperature Sensing Diode Specifications section: <i>Transfer Function for Internal TSD</i> topic in the <i>Power Management in Arria 10 Devices</i> chapter, <i>Arria 10 Core Fabric and General Purpose I/Os Handbook</i>.</li> </ul> |
|      |         | <ul> <li>Added descriptions to External Temperature Sensing Diode Specifications for Arria 10 Devices table.</li> <li>Updated Internal Voltage Sensor Specifications for Arria 10 Devices table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |         | <ul> <li>Updated maximum resolution from 12 bits to 8 bits. Removed minimum resolution value.</li> <li>Updated maximum integral non-linearity (INL) from ±3 LSB to ±1 LSB.</li> <li>Updated maximum clock frequency from 20 MHz to 11 MHz.</li> <li>Added gain error and offset error specifications.</li> <li>Removed signal to noise and distortion ratio (SNR) specifications.</li> <li>Removed Bipolar input mode specifications.</li> <li>Updated "slow clock" to "core clock" in DPA Lock Time Specifications with DPA PLL Calibration Enabled diagram.</li> <li>Updated the maximum values of the following conditions for Transmitter True Differential I/O Standards f<sub>HSDR</sub> (data rate) parameter in High-Speed I/O Specifications for Arria 10 Devices table.</li> </ul>                                                                                                  |
|      |         | <ul> <li>SERDES factor J = 2, uses DDR registers</li> <li>SERDES factor J = 1, uses DDR registers</li> <li>Added the following tables:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      |         | <ul> <li>Memory Standards Supported by the Hard Memory Controller for Arria 10 Devices</li> <li>Memory Standards Supported by the Soft Memory Controller for Arria 10 Devices</li> <li>Updated minimum T<sub>OCTCAL</sub> value from 1000 cycles to 2000 cycles in OCT Calibration Block Specifications for Arria 10 Devices table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



| Date | Version | Changes                                                                                                                                                                                                                                                                                                                             |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |         | • Updated the hmc_free_clk specifications for the following speed grades in HPS Clock Performance for Arria 10 Devices table:                                                                                                                                                                                                       |
|      |         | <ul> <li>-1 speed grade: Updated from 667 MHz to 533 MHz.</li> <li>-2 speed grade: Updated from 544 MHz to 533 MHz.</li> <li>Changed from T<sub>sclk</sub> to T<sub>clk</sub> and added the following specifications in the Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria 10 Devices table.</li> </ul> |
|      |         | <ul> <li>T<sub>qspi_clk</sub></li> <li>T<sub>din_start</sub></li> <li>T<sub>din_end</sub></li> <li>Updated SPI Master Timing Requirements for Arria 10 Devices table.</li> </ul>                                                                                                                                                    |
|      |         | <ul> <li>Changed the symbol from T<sub>spi_clk</sub> to T<sub>clk</sub>.</li> <li>Added note to T<sub>dssfrst</sub>, T<sub>dsslst</sub>, and T<sub>h</sub>.</li> <li>Updated note to T<sub>su</sub>.</li> <li>Updated the description for T<sub>su</sub> and T<sub>h</sub>.</li> </ul>                                              |
|      |         | <ul> <li>Updated the note to T<sub>ssfsu</sub>, T<sub>ssfb</sub>, T<sub>sslsu</sub>, and T<sub>sslh</sub> in the SPI Slave Timing Requirements for Arria 10 Devices table.</li> <li>Updated the following timing diagrams:</li> </ul>                                                                                               |
|      |         | <ul> <li>Quad SPI Flash Serial Output Timing Diagram</li> <li>SPI Master Output Timing Diagram</li> <li>SPI Slave Output Timing Diagram</li> <li>Added the following timing diagrams:</li> </ul>                                                                                                                                    |
|      |         | <ul> <li>Quad SPI Flash Serial Input Timing Diagram</li> <li>SPI Master Input Timing Diagram</li> <li>SPI Slave Input Timing Diagram</li> </ul>                                                                                                                                                                                     |





| Date | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |         | • Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria 10 Devices table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |         | <ul> <li>Changed T<sub>clk</sub> to T<sub>sdmmc_clk_out</sub> and TMMC_CLK to TSDMMC_CLK_OUT.</li> <li>Updated T<sub>d</sub> min from 5.5 ns to 8.5 ns and max from 12.5 ns to 11.5 ns.</li> <li>Updated note to T<sub>d</sub>.</li> <li>Changed the title and symbols in the following timing diagrams:</li> </ul>                                                                                                                                                                                                                                                                                               |
|      |         | <ul> <li>Changed from "NAND Data Input Cycle Timing Diagram" to "NAND Data Output Cycle Timing Diagram". Changed from D<sub>IN</sub> to D<sub>OUT</sub>.</li> <li>Changed from "NAND Data Output Cycle Timing Diagram" to "NAND Data Input Cycle Timing Diagram". Changed from D<sub>OUT</sub> to D<sub>IN</sub>.</li> </ul>                                                                                                                                                                                                                                                                                      |
|      |         | <ul> <li>Changed from "NAND Extended Data Output (EDO) Cycle Timing Diagram" to "NAND Data Input Timing Diagram for Extended Data Output (EDO) Cycle". Changed from D<sub>OUT</sub> to D<sub>IN</sub>.</li> <li>Changed from "ARM Trace Timing Characteristics" to "Trace Timing Characteristics".</li> <li>Updated the description in the GPIO Interface topic.</li> <li>Updated FPP Timing Parameters When the DCLK-to-DATA[] Ratio is 1 for Arria 10 Devices table.</li> </ul>                                                                                                                                 |
|      |         | <ul> <li>Updated the maximum value for t<sub>STATUS</sub> and t<sub>CF2ST1</sub> from 1,506 μs to 3,000 μs.</li> <li>Updated f<sub>MAX</sub> for FPP ×8/×16 from 125 MHz to 100 MHz.</li> <li>Updated the minimum value for t<sub>CF2CK</sub> from 1,506 μs to 3,010 μs.</li> <li>Updated the minimum value for t<sub>ST2CK</sub> from 2 μs to 10 μs.</li> <li>Updated the maximum value for t<sub>CD2UM</sub> from 437 μs to 830 μs.</li> <li>Updated FPP Timing Parameters When the DCLK-to-DATA[] Ratio is &gt;1 for Arria 10 Devices table.</li> </ul>                                                        |
|      |         | <ul> <li>Updated the maximum value for t<sub>STATUS</sub> and t<sub>CF2ST1</sub> from 1,506 μs to 3,000 μs.</li> <li>Updated f<sub>MAX</sub> for FPP ×8/×16 from 125 MHz to 100 MHz.</li> <li>Updated the minimum value for t<sub>CF2CK</sub> from 1,506 μs to 3,010 μs.</li> <li>Updated the minimum value for t<sub>ST2CK</sub> from 2 μs to 10 μs.</li> <li>Updated the maximum value for t<sub>CD2UM</sub> from 437 μs to 830 μs.</li> <li>Updated maximum value for t<sub>CD2UM</sub> from 437 μs to 830 μs in AS Timing Parameters for AS ×1 and AS ×4 Configurations in Arria 10 Devices table.</li> </ul> |

| Date | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |         | • Updated PS Timing Parameters for Arria 10 Devices table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |         | <ul> <li>Updated the maximum value for t<sub>STATUS</sub> and t<sub>CF2ST1</sub> from 1,506 µs to 3,000 µs</li> <li>Updated the minimum value for t<sub>CF2CK</sub> from 1,506 µs to 3,010 µs.</li> <li>Updated the minimum value for t<sub>ST2CK</sub> from 2 µs to 10 µs.</li> <li>Updated the maximum value for t<sub>CD2UM</sub> from 437 µs to 830 µs.</li> <li>Added description about .rbf and .rpd files in the Configuration Files section. Changed the table title from "Uncompressed Uncompressed .rbf Sizes Sizes for Arria 10 Devices" to "Configuration Bit Stream Sizes for Arria 10 Devices".</li> <li>Updated the note to Active Serial in Minimum Configuration Time Estimation for Arria 10 Devices table. Note: The minimum configuration time is calculated based on DCLK frequency of 100 MHz. Only external CLKUSR may guarantee the frequency accuracy of 100 MHz. If you use internal oscillator of 100 MHz, you may not get the actual frequency of 100 MHz. For the DCLK frequency using internal oscillator, refer to the DCLK Frequency Specification in the AS Configuration Scheme table.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul>                                                                                                                                                                                                            |
|      |         | <ul> <li>Changed voltages and conditions in the "Transceiver Power Supply Operating Conditions for Arria 10 GX/<br/>SX Devices" table.</li> <li>Changed maximum data rate conditions in the "Transmitter and Receiver Data Rate Performance" table.</li> <li>Changed conditions in the "Transmitter and Receiver Data Rate Performance" table in the <i>Transceiver</i><br/><i>Performance for Arria 10 GT Devices</i> section.</li> <li>Changed conditions in the "Reference Clock Specifications" table.</li> <li>Changed the clock networks in the "Transceiver Clock Network Maximum Data Rate Specifications" table.</li> <li>Changed conditions in the "Receiver Specifications" table.</li> <li>Changed conditions in the "Transmitter Specifications" table.</li> <li>Changed conditions in the "Transmitter Specifications" table.</li> <li>Changed the minimum frequeny in the "ATX PLL Performance," "Fractional PLL Performance," and "CMU PLL Performance" tables in the <i>Transceiver Performance for Arria 10 GT Devices</i> section.</li> <li>Changed the minimum frequeny in the "ATX PLL Performance," "Fractional PLL Performance," and "CMU PLL Performance" tables in the <i>Transceiver Performance for Arria 10 GT Devices</i> section.</li> <li>Added a parameter to the "Reference Clock Specifications" table.</li> <li>Added footnote to the "Transmitter Specifications" table.</li> </ul> |





| Date      | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2015 | 2015.06.12 | <ul> <li>Changed the specifications for the backplane maximum data rate condition in the "Transmitter and Receiver Data Rate Performance" table for Arria 10 GX/SX devices.</li> <li>Changed the specifications for transmitter REFCLK phase noise in the "Reference Clock Specifications" table.</li> <li>Added note in the following tables:</li> </ul>                                                                                                                                                                                                                                                                                                                                                        |
|           |            | <ul> <li>Absolute Maximum Ratings for Arria 10 Devices: V<sub>CCPGM</sub></li> <li>Maximum Allowed Overshoot During Transitions for Arria 10 Devices: LVDS I/O</li> <li>Recommended Operating Conditions for Arria 10 Devices: V<sub>I</sub></li> <li>Added HPS Specifications.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                       |
|           |            | <ul> <li>Updated recommended EPCQ-L serial configuration devices in the Uncompressed .rbf Sizes table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| May 2015  | 2015.05.08 | <ul> <li>Made the following changes:</li> <li>Changed the specifications for the V<sub>ICM</sub> (AC coupled) parameter in the "Reference Clock Specifications" table.</li> <li>Changed the maximum frequency in the "CMU PLL Performance" table in the <i>Transceiver Performance for GT Devices</i> section.</li> <li>Added a footnote to the transceiver speed grade 5 column in the "Transmitter and Receiver Data Rate Performance" table.</li> </ul>                                                                                                                                                                                                                                                       |
| May 2015  | 2015.05.04 | <ul> <li>Updated the Maximum Allowed Overshoot During Transitions for Arria 10 Devices table.</li> <li>Added a note to t<sub>ramp</sub> in the Recommended Operating Conditions for Arria 10 Devices table. Note: t<sub>ramp</sub> is the ramp time of each individual power supply, not the ramp time of all combined power supplies.</li> <li>Changed the minimum, typical, and maximum values for the transmitter and receiver power supply in the "Transceiver Power Supply Operating Conditions for Arria 10 GT Devices" table.</li> <li>Added – 1 speed grade in the condition column for V<sub>CCL_HPS</sub> at 0.95 V in HPS Power Supply Operating Conditions for Arria 10 SX Devices table.</li> </ul> |



| Date | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |         | • Added –I1S, –I2S, and –E2S speed grades to the following tables:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |         | <ul> <li>Clock Tree Performance for Arria 10 Devices</li> <li>DSP Block Performance Specifications for Arria 10 Devices</li> <li>Memory Block Performance Specifications for Arria 10 Devices</li> <li>High-Speed I/O Specifications for Arria 10 Devices</li> <li>Wemory Output Clock Jitter Specifications for Arria 10 Devices</li> <li>Updated f<sub>IN</sub> minimum value from 27 MHz to 50 MHz for all speed grades in the Fractional PLL Specifications for Arria 10 Devices table.</li> <li>Changed the description for f<sub>INPFD</sub> to "Input clock frequency to the PFD" in the I/O PLL Specifications for Arria 10 Devices table.</li> <li>Updated DSP Block Performance Specifications for Arria 10 Devices table for V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V typical value. Added DSP specifications for V<sub>CC</sub> and V<sub>CCP</sub> at 0.95 V typical value.</li> <li>Updated I<sub>bias</sub> minimum value from 8 μA to 10 μA and maximum value from 200 μA to 100 μA in the External Temperature Sensing Diode Specifications for Arria 10 Devices table.</li> <li>Added DPA (soft CDR mode) specifications section: Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.</li> <li>Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Arria 10 Devices chapter.</li> <li>FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1</li> <li>FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is &gt;1</li> <li>AS Configuration Timing Waveform</li> <li>PS Configuration Timing Waveform</li> </ul> |
|      |         | <ul> <li>FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is &gt;1</li> <li>AS Configuration Timing Waveform</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| Date | Version | Changes                                                                                                                                                                                                                               |
|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |         | <ul> <li>Updated the AS Timing Parameters for AS ×1 and AS ×4 Configurations in Arria 10 Devices table as<br/>follows:</li> </ul>                                                                                                     |
|      |         | • Changed the symbol for data hold time from $t_H$ to $t_{DH}$ .                                                                                                                                                                      |
|      |         | <ul> <li>Updated the minimum value for t<sub>SU</sub> from 0 ns to 1 ns.</li> <li>Updated the minimum value for t<sub>DH</sub> from 2.5 ns to 1.5 ns.</li> </ul>                                                                      |
|      |         | <ul> <li>Added a note to the DCLK Frequency Specification in the AS Configuration Scheme table. Note: You can only set 12.5, 25, 50, and 100 MHz in the Quartus Prime software.</li> </ul>                                            |
|      |         | • Added a note to the Initialization Clock Source Option and the Maximum Frequency for Arria 10 Devices.<br>Note: If you use the CLKUSR pin for AS and transceiver calibration simultaneously, the only allowed frequency is 100 MHz. |
|      |         | • Changed Arria 10 GS to Arria 10 SX in Uncompressed .rbf Sizes and Minimum Configuration Time Estimation tables.                                                                                                                     |
|      |         | Added IO_IN_DLY_CHN and IO_OUT_DLY_CHN in the IOE Programmable Delay table.                                                                                                                                                           |
|      |         | Changed the Min/Typ/Max description for the V <sub>ICM</sub> (AC coupled) parameter in the "Reference Clock Specifications" table.                                                                                                    |
|      |         | Changed the Min/Typ/Max values in the "Transceiver Power Supply Operating Conditions for Arria 10 GX/<br>SX Devices" table.                                                                                                           |
|      |         | Changed the Min/Typ/Max values in the "Transceiver Power Supply Operating Conditions for Arria 10 GT     Devices" table.                                                                                                              |
|      |         | • Added a footnote to the maximum data rate for GT channels in the "Transceiver Performance for GT Devices" section.                                                                                                                  |
|      |         | • Made the following changes to the "Transceiver Performance for Arria 10 GX/SX Devices" section.                                                                                                                                     |
|      |         | • Changed the maximum data rate condition for chip-to-chip and backplane in the "Transmitter and Receiver Data Rate Performance" table.                                                                                               |
|      |         | <ul> <li>Added TX minimum data rate to the "Transmitter and Receiver Data Rate Performance" table.</li> <li>Changed the minimum frequency in the "ATX PLL Performance" table.</li> </ul>                                              |
|      |         | <ul> <li>Changed the minimum frequency in the "Fractional PLL Performance" table.</li> </ul>                                                                                                                                          |
|      |         | Changed the minimum and maximum frequency in the "CMU PLL Performance" table.                                                                                                                                                         |



| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                           |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |            | <ul> <li>Made the following changes to the "Transceiver Performance for Arria 10 GT Devices" section.</li> <li>Added TX minimum data rate to the "Transmitter and Receiver Data Rate Performance" table.</li> <li>Changed the maximum data rate condition for chip-to-chip and backplane in the "Transmitter and Devices" and Devices.</li> </ul> |
|              |            | <ul> <li>Receiver Data Rate Performance" table.</li> <li>Changed the minimum frequency in the "ATX PLL Performance" table.</li> <li>Changed the minimum frequency in the "Fractional PLL Performance" table.</li> <li>Changed the minimum frequency in the "CMU PLL Performance" table.</li> </ul>                                                |
|              |            | • Added voltage condition to the maximum peak-to-peak diff p-p after configuration and to the V <sub>ICM</sub> specifications in the "Receiver Specifications" table.                                                                                                                                                                             |
|              |            | <ul> <li>Changed the voltage conditions for V<sub>OCM</sub> in the "Transmitter Specifications" table.</li> <li>Changed the V<sub>OD</sub>/V<sub>CCT</sub> Ratios in the "Typical Transmitter V<sub>OD</sub> Settings" table.</li> <li>Added the "Transceiver Clock Network Maximum Data Rate Specifications" table.</li> </ul>                   |
| January 2015 | 2015.01.23 | <ul> <li>Added a note in the "Transceiver Power Supply Operating Conditions" section.</li> <li>Made the following changes to the "Reference Clock Specifications" table:</li> </ul>                                                                                                                                                               |
|              |            | <ul> <li>Added the input reference clock frequency parameters for the CMU PLL, ATX PLL, and fPLL PLL.</li> <li>Changed the maximum specification for rise time and fall time.</li> <li>Added the V<sub>ICM</sub> (AC and DC coupled) parameters.</li> </ul>                                                                                       |
|              |            | <ul> <li>Changed the maximum value for Transmitter REFCLK Phase Noise (622 MHz) when ≥ 1 MHz.</li> <li>Changed the Min, Typ, and Max values for the reconfig_clk signal in the "Transceiver Clocks Specifications" table.</li> </ul>                                                                                                              |
|              |            | Made the following changes to the "Receiver Specifications" table:                                                                                                                                                                                                                                                                                |
|              |            | <ul> <li>Added the maximum peak-to-peak differential input voltage after device configuration specifications.</li> <li>Changed the minimum specification for the minimum differential eye opening at receiver serial input pins parameter.</li> </ul>                                                                                             |
|              |            | • Removed the 120-ohm and 150-ohm conditions for the differential on-chip termination resistors parameter.                                                                                                                                                                                                                                        |
|              |            | <ul> <li>Added the V<sub>ICM</sub> (AC and DC coupled) parameter.</li> <li>Added the Programmable DC Gain parameter.</li> </ul>                                                                                                                                                                                                                   |





| Date | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |         | • Made the following changes to the "Transmitter Specifications" table:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |         | • Added the V <sub>OCM</sub> (AC coupled) parameter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      |         | • Added the V <sub>OCM</sub> (DC coupled) parameter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      |         | Changed the rise and fall time minimum and maximum specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |         | <ul> <li>Added the "Typical Transmitter V<sub>OD</sub> Settings" table.</li> <li>Added a note to V<sub>CC</sub>, V<sub>CCP</sub>, and V<sub>CCERAM</sub> typical values in Recommended Operating Conditions table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      |         | <ul> <li>Added a hole to V<sub>CC</sub>, V<sub>CCP</sub>, and V<sub>CCERAM</sub> typical values in Recommended Operating Conditions table.</li> <li>Note: You can operate –1 and –2 speed grade devices at 0.9 V or 0.95 V typical value. You can operate -3 speed grade device at only 0.9 V typical value. Core performance shown in this datasheet is applicable for the operation at 0.9 V. Operating at 0.95 V results in higher core performance and higher power consumption. For more information about the performance and power consumption of 0.95 V operation, refer to the Quartus Prime software timing reports and Early Power Estimator (EPE).</li> </ul> |
|      |         | • Removed military grade operating junction temperature specifications (T <sub>J</sub> ) in Recommended Operating Conditions table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |         | • Updated the V <sub>CCIO</sub> range for HSTL-18 I/O standard in Differential HSTL and HSUL I/O Standards for Arria 10 Devices table as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |         | • Min: Updated from 1.425 V to 1.71 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |         | • Typ: Updated from 1.5 V to 1.8 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |         | Max: Updated from 1.575 V to 1.89 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |         | • Added a statement to Differential I/O Standards Specifications for Arria 10 Devices table: Differential inputs are powered by V <sub>CCPT</sub> which requires 1.8 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |         | • Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |         | Updated fractional PLL specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |         | <ul> <li>Updated f<sub>OUT_C</sub> to f<sub>OUT</sub> and updated the maximum value to 644 MHz for all speed grades.</li> <li>Updated f<sub>VCO</sub> minimum value from 2.4 GHz to 3.125 GHz.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |         | <ul> <li>Removed f<sub>OUT_L</sub>, k<sub>VALUE</sub>, and f<sub>RES</sub> parameters.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Date | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |         | Updated I/O PLL specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |         | <ul> <li>Updated f<sub>OUT_C</sub> to f<sub>OUT</sub> and updated the maximum value to 644 MHz for all speed grades.</li> <li>Updated f<sub>OUT_EXT</sub> maximum value to 800 MHz (-1 speed grade), 720 MHz (-2 speed grade), and 650 MHz (-3 speed grade).</li> <li>Removed f<sub>RES</sub> parameter.</li> <li>Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.</li> <li>Updated AS Timing Parameters for AS x1 and AS x4 Configurations in Arria 10 Devices.</li> </ul> |
|      |         | <ul> <li>Updated t<sub>SU</sub> minimum value from 1.5 ns to 0 ns.</li> <li>Updated t<sub>H</sub> minimum value from 0 ns to 2.5 ns.</li> <li>Updated CLKUSR initialization clock source maximum frequency from 125 MHz to 100 MHz for passive configuration schemes (PS and FPP).</li> </ul>                                                                                                                                                                                                                                                           |
|      |         | <ul> <li>Added uncompressed .rbf sizes and minimum configuration time estimation for Arria 10 GX and GS devices.</li> <li>Updated uncompressed .rbf sizes for Arria 10 GX 900 and 1150 devices, and Arria 10 GT 900 and 1150 devices.</li> </ul>                                                                                                                                                                                                                                                                                                        |
|      |         | <ul> <li>Updated configuration .rbf size from 335,106,890 bits to 351,292,512 bits.</li> <li>Updated IOCSR .rbf size from 6,702,138 bits to 1,885,396 bits.</li> <li>Updated minimum configuration time estimation for Arria 10 GX 900 and 1150 devices, and Arria 10 GT 900 and 1150 devices for the following configuration modes:</li> </ul>                                                                                                                                                                                                         |
|      |         | <ul> <li>Active serial: Updated from 837.77 ms to 883.20 ms.</li> <li>Fast Passive Parallel: Updated from 104.72 ms to 110.40 ms.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                            |



| Date        | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014 | 2014.08.18 | <ul> <li>Changed the 3 V I/O conditions in Table 2.</li> <li>Table 3: <ul> <li>Added a note to the Minimum and Maximum operating conditions.</li> <li>Changed V<sub>CCERAM</sub> values.</li> <li>Changed the Maximum recommended operating conditions for 3 V I/O V<sub>I</sub>.</li> </ul> </li> <li>Added a note to the I/O pin pull-up tolerance in Table 12.</li> <li>Changed the V<sub>IH</sub> values for LVTTL, LVCMOS and 2.5 I/O standards in Table 13.<br/>Table 14. Table 15. and Table 16.</li> </ul> |
|             |            | <ul> <li>Table 14, Table 15, and Table 16:</li> <li>Added SSTL-12 I/O standard.</li> <li>Removed Class I, II for SSTL-135 and SSTL-125 I/O standards.</li> <li>Table 19:</li> </ul>                                                                                                                                                                                                                                                                                                                                |
|             |            | <ul> <li>Changed the minimum data rate specification for transmitter and receiver data rates.</li> <li>Changed the minimum frequency specification for the fractional PLL.</li> <li>Changed the minimum frequency specification for the CMU PLL.</li> <li>Changed the Core Speed Grade with Power Options section in Table 20.</li> <li>Table 21:</li> </ul>                                                                                                                                                       |
|             |            | <ul> <li>Changed the minimum data rate specification for transmitter and receiver data rates.</li> <li>Changed the minimum frequency specification for the Fractional PLL.</li> <li>Changed the minimum frequency specification for the CMU PLL.</li> <li>Changed the minimum frequency of the ATX PLL.</li> <li>Table 23:</li> </ul>                                                                                                                                                                              |
|             |            | <ul> <li>Added a note to the High Speed Differential I/O standard.</li> <li>Changed the specifications for CLKUSR pin.</li> <li>Added columns in Table 29.</li> <li>Changed the maximum f<sub>HSCLK_in</sub> and t<sub>xJitter</sub> in Table 32.</li> <li>Changed the minimum formula for t<sub>CD2UMC</sub> in Table 42, Table 43, Table 44, and Table 46.</li> <li>Changed the CLKUSR maximum frequency and minimum number of cycles in Table 47.</li> </ul>                                                    |



110 **Document Revision History** 

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |            | <ul> <li>Table 48:</li> <li>Changed the IOCSR .rbf size.</li> <li>Added Recommended EPCQ-L Serial Configuration Device.</li> <li>Changed the DCLK frequency and minimum configuration time for FPP in Table 49.</li> <li>Added the following tables: <ul> <li>External Temperature Sensing Diode Specifications for Arria 10 Devices</li> <li>IOE Programmable Delay for Arria 10 Devices</li> </ul> </li> <li>Removed the following figures: <ul> <li>CTLE Response in High Gain Mode for Arria 10 Devices with Data Rates ≥ 8 Gbps</li> <li>Removed the CTLE Response in High Gain Mode for Arria 10 Devices with Data Rates &lt; 8 Gbps</li> </ul> </li> </ul> |
| March 2014    | 2014.03.14 | Updated Table 3, Table 5, Table 21, Table 23, Table 24, Table 32, and Table 41.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| December 2013 | 2013.12.06 | Updated Figure 1 and Figure 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| December 2013 | 2013.12.02 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

