#### CMOS 4-Bit Microcontroller # TMP47P441AN TMP47P441AF The TMP47P441A is the system evaluation LSI of TMP47C441A with 32K bits one-time PROM. The TMP47P441A programs / verifies using an adapter socket to connect with PROM programmer, as it is in TMM2764D. In addition, the TMP47P441A and the TMP47C441A are pin compatible. The TMP47P441A operates as the same as the TMP47C441A by programming to the internal PROM. | Part No. | ROM | RAM | Package | Adaptor Socket | |-------------|--------------|-------------|--------------------|----------------| | TMP47P441AN | ОТР | | P-SDIP42-600-1.78 | BM1118 | | TMP47P441AF | 4096 × 8-bit | 256 × 4-bit | P-QFP44-1414-0.80D | BM1125 | ### Pin Assignment (Top View) P-SDIP42-600-1.78 For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions. TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. ■ The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments traffic signal instruments control instruments medical instruments. all types of transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. 5-41-19 2000-10-19 # Pin Assignment (Top View) P-QFP44-1414-0.80D ## **Pin Function** The TMP47P441A has MCU mode and PROM mode. # (1) MCU mode The TMP47C441A and the TMP47P441A are pin compatible (TEST pin for out-going test. Be fixed to low level.). # (2) PROM mode | Pin Name | Input / Output | Functions | Pin Name (MCU Mode) | |------------|----------------|-----------------------------------------------|---------------------| | A11 to A9 | | | P11 to P13 | | A8 to A5 | INDUT | | P20 to P23 | | A4 | INPUT | Address inputs | R70 | | A3 to A0 | | | R40 to R43 | | 17 to 14 | 1/0 | Data cutavita (lacuta) | R83 to R80 | | 13 to 10 | I/O | Data outputs (Inputs) | K03 to K00 | | PGM | | Program control input | R92 | | CE | Input | Chip Enable input | R91 | | ŌĒ | | Output Enable input | R90 | | VPP | | + 21 V / 5 V (Program supply voltage) | TEST | | vcc | Power supply | +5 V | VDD | | VSS | | ov | VSS | | P10 | Output | Open | | | R53 to R50 | | | | | R63 to R60 | 1/0 | Be fixed to Low Level | | | R71 | | | | | RESET | Input | DROM made setting nin. Be fived to level and | | | HOLD | Input | PROM mode setting pin. Be fixed to low level. | | | XIN | Input | Danasta annotica nie | | | XOUT | output | Resonator connecting pin | | | VAREF | Danier words | Do final to Lovel and | | | VASS | Power supply | Be fixed to low level | | #### **Operational Description** The following is an explanation of hardware configuration and operation in relation to the TMP47P441A. The TMP47P441A is the same as the TMP47C441A except that an OTP is used instead of a built-in mask ROM. ## 1. Operation mode The TMP47P441A has an MCU mode and a PROM mode. #### 1.1 MCU mode The MCU mode is set by fixing the TEST/VPP pin at the "L" level. Operation in the MCU mode is the same as for the TMP47C441A, except that the TEST/VPP pin does not have built in pull-down resistor and cannot be used open. ## 1.1.1 Program Memory The program storage area is the same as for the TMP47C441A. Figure 1-1. Program area #### 1.1.2 Data Memory The TMP47P441A has 256 × 4-bit data memory (RAM). ## 1.1.3 Input/Output Circuitry # (1) Control pins This is the same as for the TMP47C441A except that there is no built-in pull-down resistance for the TEST pin. #### (2) I/O Ports The input/output circuit of the TMP47P441A is the same as I/O code TA of the TMP47C441A. External resistance, for example, is required when using as evaluator of other I/O codes (TB, TC), (Refer to Figure 1-2) Figure 1-2. I/O code and external circuitry #### 1.2 PROM mode The PROM mode is set by setting the $\overline{\text{RESET}}$ and $\overline{\text{HOLD}}$ pins to the "L" level. The PROM mode can be used as a general-purpose PROM writer for program writing and verification. (A high-speed program mode is used set the ROM type the same as for the TMM 2764D and an end address of FFF<sub>H</sub>). Figure 1-3. Setting for PROM mode When writing a program, set a ROM type to 2764 (programming voltage: 21 V). Since the TMP47P441A has $4096 \times 8$ bit internal PROM (000 to FFF<sub>H</sub>), set a stop address of a PROM writer to "FFF<sub>H</sub>", or store the same data or "FF<sub>H</sub>" to the latter half addresses 1000 to 1FFF<sub>H</sub>. ## 1.2.1 High Speed Programming Mode The device is set up in the high speed programming mode when the programming voltage (21.0 V) is applied to the Vpp pin with Vcc = 6 V and $\overline{PGM} = V_{IH4}$ . The programming is achieved by applying a single TTL low level 1 ms, pulse the $\overline{PGM}$ input after addresses and data are stable. Then the programmed data is verified by using Program Verify mode. If the programmed data is not correct, another program pulse of 1 ms is applied and then programmed data is verified. This should be repeated until the program operates correctly (max 25 times) After correctly programming the selected address, one additional program pulse with pulse width 3 times that needed for programming is applied. When programming has been completed, the data in all addresses should be verified with Vcc = Vpp = 5 V. 5-41-24 2000-10-19 #### **Electrical Characteristics** Absolute Maximum Ratings $(V_{SS} = 0 V)$ | Parameter | Symbol | Pins | Ratings | Unit | |---------------------------------|--------------------|---------------------------------|--------------------------------|------| | Supply Voltage | $V_{DD}$ | | – 0.3 to 7 | V | | Programming Voltage | $V_{PP}$ | TEST / VPP pin | – 0.3 to 22.0 | V | | Input Voltage | V <sub>IN</sub> | | - 0.3 to V <sub>DD</sub> + 0.3 | V | | | V <sub>OUT1</sub> | Except open drain pin | - 0.3 to V <sub>DD</sub> + 0.3 | | | Output Valtage | V <sub>OUT2</sub> | Ports R7, R8, R9 | - 0.3 to 10 | | | Output Voltage | V <sub>OUT3</sub> | Analog input pin | - 0.3 to V <sub>DD</sub> + 0.3 | V | | | V <sub>OUT4</sub> | Source open drain pin | - 35 to V <sub>DD</sub> + 0.3 | | | | I <sub>OUT1</sub> | Ports P1, P2 | - 10 | | | Output Current (Per 1 pin) | I <sub>OUT2</sub> | Ports P5, P6 | <b>– 25</b> | mA | | | I <sub>OUT3</sub> | Ports R4 (Analog inputs) and R8 | 3.2 | | | Output Current (Total) | Σ l <sub>OUT</sub> | Ports P5, P6 | - 100 | mA | | Power Dissipation [Topr = 70°C] | PD | | 600 | mW | | Soldering Temperature (time) | Tsld | | 260 (10 s) | °C | | Storage Temperature | Tstg | | – 55 to 125 | °C | | Operating Temperature | Topr | | – 30 to 70 | °C | Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degrADed, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. Recommended Operating Conditions $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | nbol Pins Conditions | | Min | Max | Unit | |--------------------|------------------|-------------------------|-------------------------|----------------------|----------------------|--------| | Consultable | ., | | In the Normal mode | 4.5 | 6.0 | \<br>\ | | Supply Voltage | $V_{DD}$ | | In the HOLD mode | 2.0 | 6.0 | V | | | V <sub>IH1</sub> | Except Hysteresis Input | V <sub>DD</sub> ≧ 4.5 V | $V_{DD} \times 0.7$ | | | | Input High Voltage | V <sub>IH2</sub> | Hysteresis Input | V <sub>DD</sub> ≤ 4.5 V | $V_{DD} \times 0.75$ | $V_{DD}$ | V | | | V <sub>IH3</sub> | | V <sub>DD</sub> <4.5 V | $V_{DD} \times 0.9$ | | | | | $V_{IL1}$ | Except Hysteresis Input | V >4 EV | | $V_{DD} \times 0.3$ | | | Input Low Voltage | $V_{IL2}$ | Hysteresis Input | V <sub>DD</sub> ≧ 4.5 V | | $V_{DD} \times 0.25$ | \ \ \ | | | $V_{IL3}$ | | V <sub>DD</sub> <4.5 V | | $V_{DD} \times 0.1$ | | | Clock Frequency | fc | | | 0.4 | 4.2 | MHz | Note 1: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always ADhered to. Note 2: Input voltage $V_{IH3}$ , $V_{IL3}$ : In the SLOW or HOLD mode. DC Characteristics $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Pins | Conditions | Min | Тур. | Max | Unit | |----------------------------------------|------------------|--------------------------------|-----------------------------------------------------|-----|------|-----|------| | Hysteresis Voltage | V <sub>HS</sub> | Hysteresis Input | | _ | 0.7 | _ | V | | | I <sub>IN1</sub> | Port K0, TEST, RESET, HOLD | V <sub>DD</sub> = 5.5 V, | | | ± 2 | | | Input Current | I <sub>IN2</sub> | Ports R (open drain) | V <sub>IN</sub> = 5.5 V / 0 V | _ | | ±2 | μΑ | | | R <sub>IN1</sub> | Port K0 with pull-up/pull-down | | 30 | 70 | 150 | | | Input Resistance | R <sub>IN2</sub> | RESET | | 100 | 220 | 450 | kΩ | | | I <sub>LO1</sub> | Ports R (Sink open drain) | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V | _ | _ | 2 | μΑ | | Output Leakage Current | I <sub>LO2</sub> | Ports P (Source open drain) | $V_{DD} = 5.5 \text{ V}, \ V_{OUT} = -32 \text{ V}$ | _ | _ | - 2 | | | Output High Voltage | V <sub>OH1</sub> | Ports P1, P2 | $V_{DD} = 4.5 \text{ V}, I_{OH} = -4 \text{ mV}$ | 2.4 | _ | _ | V | | Output Low Voltage | V <sub>OL2</sub> | Except XOUT, ports P | $V_{DD} = 4.5 \text{ V}, I_{OL} = 1.6 \text{ mA}$ | _ | _ | 0.4 | V | | High output Current | I <sub>OH2</sub> | Ports P5, P6 | $V_{DD} = 4.5 \text{ V}, \ V_{OH} = 2.4 \text{ V}$ | _ | - 10 | _ | mA | | Supply Current<br>(in the Normal mode) | I <sub>DD</sub> | | V <sub>DD</sub> = 5.5 V, fc = 4 MHz | _ | 5 | 10 | mA | | Supply Current<br>(in the HOLD mode) | I <sub>DDH</sub> | | V <sub>DD</sub> = 5.5 V | _ | 0.5 | 10 | μΑ | Note 1: Typ. values show those at Topr = 25°C, $V_{DD}$ = 5V. Note 2: Input Current $I_{IN1}$ ; The current through resistor is not included, when the input resistor (pull-up/pull-down) is contained. Note 3: Supply Current $I_{DD}$ , $I_{DDH}$ ; $V_{IN} = 5.3 \text{ V} / 0.2 \text{ V}$ The KO port is open when the input resistor is contained. The voltage applied to the R port is within the valid range. AD Conversion Characteristics $(Topr = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | |--------------------------------|--------------------|--------------------------------------------------|-----------------------|------|-------------------|------| | Analog Reference Voltage | V <sub>AREF</sub> | | V <sub>DD</sub> – 1.5 | _ | V <sub>DD</sub> | ., | | Analog Reference voltage | V <sub>ASS</sub> | | V <sub>SS</sub> | _ | 1.5 | V | | Analog Reference Voltage Range | △V <sub>AREF</sub> | V <sub>AREF</sub> - V <sub>ASS</sub> | 2.5 | _ | _ | V | | Analog Input Voltage | V <sub>AIN</sub> | | V <sub>ASS</sub> | _ | V <sub>AREF</sub> | V | | Analog Supply Current | I <sub>REF</sub> | | _ | 0.5 | 1.0 | mA | | Nonlinearity Error | | | _ | _ | ± 1 | | | Zero Point Error | | $V_{DD} = 5.0 \text{ V}, V_{SS} = 0.0 \text{ V}$ | _ | _ | ± 1 | 1 | | Full Scale Error | | V <sub>AREF</sub> = 5.000 V | _ | _ | ± 1 | LSB | | Total Error | | V <sub>ASS</sub> = 0.000 V | _ | _ | ± 2 | | 5-41-26 2000-10-19 **AC Characteristics** $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 6.0 \text{ V}, Topr = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | |------------------------------|------------------|---------------------|---------------|------|-----|------| | Instruction Cycle Time | t <sub>cy</sub> | | 1.9 | _ | 20 | μs | | High level Clock pulse Width | t <sub>WCH</sub> | External clock mode | | | | ne | | Low level Clock pulse Width | t <sub>WCL</sub> | External clock mode | 80 | _ | | ns | | AD Sampling Time | t <sub>AIN</sub> | fc = 4 MHz | _ | 4 | _ | μs | | Shift Data Hold Time | t <sub>SDH</sub> | | 0.5 tcy – 0.3 | _ | _ | μ\$ | Note: Shift Data Hold Time External circuit for SCK pin and SO pin Serial port (completion of transmission) **Recommended Oscillating Conditions** $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 6.0 \text{ V}, Topr = -30 \text{ to } 70^{\circ}\text{C})$ Recommended oscillating conditions of the TMP47P441A are equal to the TMP47C441A's. DC/AC Characteristics $(V_{SS} = 0 V)$ ## (1) ReAD Operation | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |---------------------------|------------------|--------------------------------|-----------------------|------|-----------------------|------| | Output Level High Voltage | V <sub>IH4</sub> | | V <sub>CC</sub> × 0.8 | - | V <sub>CC</sub> | V | | Output Level Low Voltage | V <sub>IL4</sub> | | 0 | _ | V <sub>CC</sub> × 0.1 | V | | Supply Voltage | V <sub>CC</sub> | | 4.75 | | 6.0 | V | | Programming Voltage | $V_{PP}$ | | 4.75 | _ | 0.0 | V | | ADdress Access Time | t <sub>ACC</sub> | V <sub>CC</sub> = 5.0 ± 0.25 V | _ | - | 350 | ns | 5-41-27 2000-10-19 # (2) High Speed Programming Operation | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |--------------------------------------|------------------|--------------------------------|-----------------------|------|-----------------------|------| | Input High Voltage | V <sub>IH4</sub> | | V <sub>CC</sub> × 0.8 | - | V <sub>CC</sub> | ٧ | | Input Low Voltage | V <sub>IL4</sub> | | 0 | - | V <sub>CC</sub> × 0.1 | ٧ | | Supply Voltage | V <sub>CC</sub> | | 4.75 | - | 6.0 | ٧ | | V <sub>PP</sub> Power Supply Voltage | V <sub>PP</sub> | | 20.5 | 21.0 | 21.5 | ٧ | | Programming Pulse Width | t <sub>PW</sub> | V <sub>CC</sub> = 6.0 ± 0.25 V | 0.95 | 1.0 | 1.05 | ms | \* Difference compared with the TMPTMP47C441A The TMP47P441A is different from the TMP47C441A with respect to the following spec points. **Absolute Maximum Ratings** (Vss = 0 V) | Parameter | 6 | Pi | ns | Pari a | 11.21 | |----------------|-------------------|-----------------------|------------------------------------|--------------------------------|-------| | | Symbol | TMP47C441A TMP47P441A | | Rating | Unit | | Q | V <sub>OUT2</sub> | Ports P7, P8, R9 | Ports R7, R9 | - 0.3 to 10 | ., | | Output Voltage | V <sub>OUT3</sub> | Analog inputs | Ports R4 (Analog inputs)<br>and R8 | - 0.3 to V <sub>DD</sub> + 0.3 | V | Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degrADed, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. DC Characteristics $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter Symb | Cumbal | Conditions | Т | MP47C441A | | Т | MP47P441 | Ą | llmit | |----------------|-----------------|--------------------|-----|-----------|-----|-----|----------|-----|-------| | | Symbol | Conditions | Min | Тур. | Max | Min | Тур. | Max | Unit | | Supply Current | I <sub>DD</sub> | In the Normal mode | _ | 3 | 6 | _ | 5 | 10 | mA | Note: Be fixed low level at MCU mode because of TEST pin does not have pull-down resistor. Input/output circuitry of I/O port as the same as the code TA of the TMP47C441A. # **Typical Characteristics**